

# Sitronix

ST7545T

## 66 x 102 Dot Matrix LCD Controller/Driver

### 1. INTRODUCTION

The ST7545T is a driver & controller LSI for graphic dot-matrix liquid crystal display systems. It contains 102 segments and 65 commons with 1 ICON driver circuits. This chip is connected directly to a microprocessor, accepts 8-bit parallel interface \(\sigma) - \text{line} or 4-line serial peripheral interface (SPI) \(\sigma) \text{I}^2C \) interface, display data can stores in an on-chip display data RAM of 66 x 102 bits. It performs display data RAM read/write operation with no external operating clock to minimize power consumption. In addition, because it contains power supply circuits to drive liquid crystal, it is possible to make a display system with the fewest components.

### 2. FEATURES

#### Single-chip LCD controller & driver

#### **Driver Output Circuits**

102-segment x 65-common + 1 ICON

#### **On-chip Display Data ram**

Capacity: 66X102=6,732 bits

#### **Microprocessor Interface**

- 8-bit parallel bi-directional interface with
   6800-series or 8080-series
- 4-line SPI (serial peripheral interface) available (only write operation)
- 3-line SPI (serial peripheral interface) available
- I<sup>2</sup>C (Inter-Integrated Circuit) Interface

#### **On-chip Low Power Analog Circuit**

- Generation of LCD supply voltage (external  $V_{\text{OUT}}$  voltage supply is supported)

- Generation of intermediate LCD bias voltages
- Oscillator requires no external components (external clock also supported)
- Voltage Booster (x4, x5)
- Voltage regulator(temperature gradient -0.11%/°C)
- Voltage follower
- On-chip electronic contrast control function (128 steps)

#### External RESB (reset) pin

#### Supply voltage range

-  $V_{DD1}$  - $V_{SS}$  : 1.7 to 3.3V

V<sub>DD2</sub> -V<sub>SS</sub>: 2.4 to 3.3V

- V<sub>OUTIN</sub> -V<sub>SS</sub>: 13.5V (max)

Temperature range: -30 to +85 degree

| ST7545T-G2  | 6800 , 8080 ,<br>4-Line , 3-Line interface<br>(without I <sup>2</sup> C interface) | (3.5)<br> |
|-------------|------------------------------------------------------------------------------------|-----------|
| ST7545Ti-G2 | I <sup>2</sup> C interface                                                         |           |

# 3. ST7545T-G2 Pad Arrangement (COG)

Chip Size: 8,200 um × 1020 um

**Bump Pitch:** 

PAD NO 1 ~ 11, 12 ~ 147, 207 ~ 230 : 55 um ; PAD NO 11 ~ 12 : 56 um ;

PAD NO 148 ~ 216 : max : 175 um , min : 72 um

**Bump Size:** 

PAD NO 188 ~ 193 : 45 (x)um × 60 (y) um

PAD NO 148 ~ 187, 194 ~ 206 : 55 (x) um  $\times$  60 (y) um

PAD NO 124 ~ 137, 217 ~ 230: 96 (x) um × 37 (y) um

PAD NO 1 ~ 123, 138 ~ 147, 207 ~ 216: 37 (x) um  $\times$  96 (y) um ;

Bump Height: 17 um Chip Thickness: 480 um



# Pad Center Coordinates (TMY=0)

| PAD NO.         PIN Name         X         Y           1         COM[41]         3677         371           2         COM[40]         3622         371           3         COM[39]         3567         371           4         COM[38]         3512         371           5         COM[37]         3457         371           6         COM[36]         3402         371           7         COM[35]         3347         371           8         COM[34]         3292         371           9         COM[33]         3237         371           10         COM[32]         3182         371           11         Reserved         3127         371           12         SEG[0]         3071         371           13         SEG[1]         3016         371           14         SEG[2]         2961         371           15         SEG[3]         2906         371           16         SEG[4]         2851         371           17         SEG[5]         2796         371           18         SEG[6]         2741         371           20 </th <th>Pad Cer</th> <th colspan="5">Pad Center Coordinates (TWIY=U)</th> | Pad Cer | Pad Center Coordinates (TWIY=U) |      |     |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------|------|-----|--|--|
| 2       COM[40]       3622       371         3       COM[39]       3567       371         4       COM[38]       3512       371         5       COM[37]       3457       371         6       COM[36]       3402       371         7       COM[35]       3347       371         8       COM[34]       3292       371         9       COM[33]       3237       371         10       COM[32]       3182       371         11       Reserved       3127       371         12       SEG[0]       3071       371         13       SEG[1]       3016       371         14       SEG[2]       2961       371         15       SEG[3]       2906       371         16       SEG[4]       2851       371         17       SEG[5]       2796       371         18       SEG[6]       2741       371         19       SEG[7]       2686       371         20       SEG[8]       2631       371         21       SEG[9]       2576       371         22       SEG[10]       2521                                                                                                                                                                | PAD NO. | PIN Name                        | х    | Υ   |  |  |
| 3 COM[39] 3567 371 4 COM[38] 3512 371 5 COM[37] 3457 371 6 COM[36] 3402 371 7 COM[35] 3347 371 8 COM[34] 3292 371 9 COM[33] 3237 371 10 COM[32] 3182 371 11 Reserved 3127 371 12 SEG[0] 3071 371 13 SEG[1] 3016 371 14 SEG[2] 2961 371 15 SEG[3] 2906 371 16 SEG[4] 2851 371 17 SEG[5] 2796 371 18 SEG[6] 2741 371 19 SEG[7] 2686 371 20 SEG[8] 2631 371 21 SEG[9] 2576 371 22 SEG[10] 2521 371 23 SEG[11] 2466 371 24 SEG[12] 2411 371 25 SEG[13] 2356 371 26 SEG[14] 2301 371 27 SEG[15] 2246 371 28 SEG[16] 2191 371 29 SEG[17] 2136 371                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1       | COM[41]                         | 3677 | 371 |  |  |
| 4 COM[38] 3512 371 5 COM[37] 3457 371 6 COM[36] 3402 371 7 COM[35] 3347 371 8 COM[34] 3292 371 9 COM[33] 3237 371 10 COM[32] 3182 371 11 Reserved 3127 371 12 SEG[0] 3071 371 13 SEG[1] 3016 371 14 SEG[2] 2961 371 15 SEG[3] 2906 371 16 SEG[4] 2851 371 17 SEG[5] 2796 371 18 SEG[6] 2741 371 19 SEG[7] 2686 371 20 SEG[8] 2631 371 21 SEG[9] 2576 371 22 SEG[10] 2521 371 23 SEG[11] 2466 371 24 SEG[12] 2411 371 25 SEG[13] 2356 371 26 SEG[14] 2301 371 27 SEG[15] 2246 371 28 SEG[16] 2191 371 29 SEG[17] 2136 371                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2       | COM[40]                         | 3622 | 371 |  |  |
| 5         COM[37]         3457         371           6         COM[36]         3402         371           7         COM[35]         3347         371           8         COM[34]         3292         371           9         COM[33]         3237         371           10         COM[32]         3182         371           11         Reserved         3127         371           12         SEG[0]         3071         371           13         SEG[1]         3016         371           14         SEG[2]         2961         371           15         SEG[3]         2906         371           16         SEG[4]         2851         371           17         SEG[5]         2796         371           18         SEG[6]         2741         371           19         SEG[6]         2741         371           20         SEG[8]         2631         371           21         SEG[9]         2576         371           22         SEG[10]         2521         371           23         SEG[11]         2466         371           24 </td <td>3</td> <td>COM[39]</td> <td>3567</td> <td>371</td>                | 3       | COM[39]                         | 3567 | 371 |  |  |
| 6 COM[36] 3402 371 7 COM[35] 3347 371 8 COM[34] 3292 371 9 COM[33] 3237 371 10 COM[32] 3182 371 11 Reserved 3127 371 12 SEG[0] 3071 371 13 SEG[1] 3016 371 14 SEG[2] 2961 371 15 SEG[3] 2906 371 16 SEG[4] 2851 371 17 SEG[5] 2796 371 18 SEG[6] 2741 371 19 SEG[7] 2686 371 20 SEG[8] 2631 371 21 SEG[9] 2576 371 22 SEG[10] 2521 371 23 SEG[11] 2466 371 24 SEG[12] 2411 371 25 SEG[13] 2356 371 26 SEG[14] 2301 371 27 SEG[15] 2246 371 28 SEG[16] 2191 371 29 SEG[17] 2136 371                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 4       | COM[38]                         | 3512 | 371 |  |  |
| 7 COM[35] 3347 371  8 COM[34] 3292 371  9 COM[33] 3237 371  10 COM[32] 3182 371  11 Reserved 3127 371  12 SEG[0] 3071 371  13 SEG[1] 3016 371  14 SEG[2] 2961 371  15 SEG[3] 2906 371  16 SEG[4] 2851 371  17 SEG[5] 2796 371  18 SEG[6] 2741 371  19 SEG[7] 2686 371  20 SEG[8] 2631 371  21 SEG[9] 2576 371  22 SEG[10] 2521 371  23 SEG[11] 2466 371  24 SEG[12] 2411 371  25 SEG[13] 2356 371  26 SEG[14] 2301 371  27 SEG[15] 2246 371  28 SEG[16] 2191 371  29 SEG[17] 2136 371                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 5       | COM[37]                         | 3457 | 371 |  |  |
| 8       COM[34]       3292       371         9       COM[33]       3237       371         10       COM[32]       3182       371         11       Reserved       3127       371         12       SEG[0]       3071       371         13       SEG[1]       3016       371         14       SEG[2]       2961       371         15       SEG[3]       2906       371         16       SEG[4]       2851       371         17       SEG[5]       2796       371         18       SEG[6]       2741       371         19       SEG[7]       2686       371         20       SEG[8]       2631       371         21       SEG[9]       2576       371         22       SEG[10]       2521       371         23       SEG[11]       2466       371         24       SEG[12]       2411       371         25       SEG[13]       2356       371         26       SEG[14]       2301       371         27       SEG[15]       2246       371         28       SEG[16]       2191<                                                                                                                                                         | 6       | COM[36]                         | 3402 | 371 |  |  |
| 9 COM[33] 3237 371 10 COM[32] 3182 371 11 Reserved 3127 371 12 SEG[0] 3071 371 13 SEG[1] 3016 371 14 SEG[2] 2961 371 15 SEG[3] 2906 371 16 SEG[4] 2851 371 17 SEG[5] 2796 371 18 SEG[6] 2741 371 19 SEG[7] 2686 371 20 SEG[8] 2631 371 21 SEG[9] 2576 371 22 SEG[10] 2521 371 23 SEG[11] 2466 371 24 SEG[12] 2411 371 25 SEG[13] 2356 371 26 SEG[14] 2301 371 27 SEG[15] 2246 371 28 SEG[16] 2191 371 29 SEG[17] 2136 371                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 7       | COM[35]                         | 3347 | 371 |  |  |
| 10       COM[32]       3182       371         11       Reserved       3127       371         12       SEG[0]       3071       371         13       SEG[1]       3016       371         14       SEG[2]       2961       371         15       SEG[3]       2906       371         16       SEG[4]       2851       371         17       SEG[5]       2796       371         18       SEG[6]       2741       371         19       SEG[7]       2686       371         20       SEG[8]       2631       371         21       SEG[9]       2576       371         22       SEG[10]       2521       371         23       SEG[11]       2466       371         24       SEG[12]       2411       371         25       SEG[13]       2356       371         26       SEG[14]       2301       371         27       SEG[15]       2246       371         28       SEG[16]       2191       371         29       SEG[17]       2136       371                                                                                                                                                                                            | 8       | COM[34]                         | 3292 | 371 |  |  |
| 11       Reserved       3127       371         12       SEG[0]       3071       371         13       SEG[1]       3016       371         14       SEG[2]       2961       371         15       SEG[3]       2906       371         16       SEG[4]       2851       371         17       SEG[5]       2796       371         18       SEG[6]       2741       371         19       SEG[7]       2686       371         20       SEG[8]       2631       371         21       SEG[9]       2576       371         22       SEG[10]       2521       371         23       SEG[11]       2466       371         24       SEG[12]       2411       371         25       SEG[13]       2356       371         26       SEG[14]       2301       371         27       SEG[15]       2246       371         28       SEG[16]       2191       371         29       SEG[17]       2136       371                                                                                                                                                                                                                                          | 9       | COM[33]                         | 3237 | 371 |  |  |
| 12       SEG[0]       3071       371         13       SEG[1]       3016       371         14       SEG[2]       2961       371         15       SEG[3]       2906       371         16       SEG[4]       2851       371         17       SEG[5]       2796       371         18       SEG[6]       2741       371         19       SEG[7]       2686       371         20       SEG[8]       2631       371         21       SEG[9]       2576       371         22       SEG[10]       2521       371         23       SEG[11]       2466       371         24       SEG[12]       2411       371         25       SEG[13]       2356       371         26       SEG[14]       2301       371         27       SEG[15]       2246       371         28       SEG[16]       2191       371         29       SEG[17]       2136       371                                                                                                                                                                                                                                                                                         | 10      | COM[32]                         | 3182 | 371 |  |  |
| 13       SEG[1]       3016       371         14       SEG[2]       2961       371         15       SEG[3]       2906       371         16       SEG[4]       2851       371         17       SEG[5]       2796       371         18       SEG[6]       2741       371         19       SEG[7]       2686       371         20       SEG[8]       2631       371         21       SEG[9]       2576       371         22       SEG[10]       2521       371         23       SEG[11]       2466       371         24       SEG[12]       2411       371         25       SEG[13]       2356       371         26       SEG[14]       2301       371         27       SEG[15]       2246       371         28       SEG[16]       2191       371         29       SEG[17]       2136       371                                                                                                                                                                                                                                                                                                                                      | 11      | Reserved                        | 3127 | 371 |  |  |
| 14       SEG[2]       2961       371         15       SEG[3]       2906       371         16       SEG[4]       2851       371         17       SEG[5]       2796       371         18       SEG[6]       2741       371         19       SEG[6]       2741       371         20       SEG[8]       2631       371         21       SEG[9]       2576       371         22       SEG[10]       2521       371         23       SEG[11]       2466       371         24       SEG[12]       2411       371         25       SEG[13]       2356       371         26       SEG[14]       2301       371         27       SEG[15]       2246       371         28       SEG[16]       2191       371         29       SEG[17]       2136       371                                                                                                                                                                                                                                                                                                                                                                                   | 12      | SEG[0]                          | 3071 | 371 |  |  |
| 15       SEG[3]       2906       371         16       SEG[4]       2851       371         17       SEG[5]       2796       371         18       SEG[6]       2741       371         19       SEG[6]       2741       371         20       SEG[8]       2631       371         21       SEG[9]       2576       371         22       SEG[10]       2521       371         23       SEG[11]       2466       371         24       SEG[12]       2411       371         25       SEG[13]       2356       371         26       SEG[14]       2301       371         27       SEG[15]       2246       371         28       SEG[16]       2191       371         29       SEG[17]       2136       371                                                                                                                                                                                                                                                                                                                                                                                                                                | 13      | SEG[1]                          | 3016 | 371 |  |  |
| 16       SEG[4]       2851       371         17       SEG[5]       2796       371         18       SEG[6]       2741       371         19       SEG[7]       2686       371         20       SEG[8]       2631       371         21       SEG[9]       2576       371         22       SEG[10]       2521       371         23       SEG[11]       2466       371         24       SEG[12]       2411       371         25       SEG[13]       2356       371         26       SEG[14]       2301       371         27       SEG[15]       2246       371         28       SEG[16]       2191       371         29       SEG[17]       2136       371                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 14      | SEG[2]                          | 2961 | 371 |  |  |
| 17     SEG[5]     2796     371       18     SEG[6]     2741     371       19     SEG[7]     2686     371       20     SEG[8]     2631     371       21     SEG[9]     2576     371       22     SEG[10]     2521     371       23     SEG[11]     2466     371       24     SEG[12]     2411     371       25     SEG[13]     2356     371       26     SEG[14]     2301     371       27     SEG[15]     2246     371       28     SEG[16]     2191     371       29     SEG[17]     2136     371                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 15      | SEG[3]                          | 2906 | 371 |  |  |
| 18     SEG[6]     2741     371       19     SEG[7]     2686     371       20     SEG[8]     2631     371       21     SEG[9]     2576     371       22     SEG[10]     2521     371       23     SEG[11]     2466     371       24     SEG[12]     2411     371       25     SEG[13]     2356     371       26     SEG[14]     2301     371       27     SEG[15]     2246     371       28     SEG[16]     2191     371       29     SEG[17]     2136     371                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 16      | SEG[4]                          | 2851 | 371 |  |  |
| 19     SEG[7]     2686     371       20     SEG[8]     2631     371       21     SEG[9]     2576     371       22     SEG[10]     2521     371       23     SEG[11]     2466     371       24     SEG[12]     2411     371       25     SEG[13]     2356     371       26     SEG[14]     2301     371       27     SEG[15]     2246     371       28     SEG[16]     2191     371       29     SEG[17]     2136     371                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 17      | SEG[5]                          | 2796 | 371 |  |  |
| 20       SEG[8]       2631       371         21       SEG[9]       2576       371         22       SEG[10]       2521       371         23       SEG[11]       2466       371         24       SEG[12]       2411       371         25       SEG[13]       2356       371         26       SEG[14]       2301       371         27       SEG[15]       2246       371         28       SEG[16]       2191       371         29       SEG[17]       2136       371                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 18      | SEG[6]                          | 2741 | 371 |  |  |
| 21       SEG[9]       2576       371         22       SEG[10]       2521       371         23       SEG[11]       2466       371         24       SEG[12]       2411       371         25       SEG[13]       2356       371         26       SEG[14]       2301       371         27       SEG[15]       2246       371         28       SEG[16]       2191       371         29       SEG[17]       2136       371                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 19      | SEG[7]                          | 2686 | 371 |  |  |
| 22 SEG[10] 2521 371 23 SEG[11] 2466 371 24 SEG[12] 2411 371 25 SEG[13] 2356 371 26 SEG[14] 2301 371 27 SEG[15] 2246 371 28 SEG[16] 2191 371 29 SEG[17] 2136 371                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 20      | SEG[8]                          | 2631 | 371 |  |  |
| 23 SEG[11] 2466 371 24 SEG[12] 2411 371 25 SEG[13] 2356 371 26 SEG[14] 2301 371 27 SEG[15] 2246 371 28 SEG[16] 2191 371 29 SEG[17] 2136 371                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 21      | SEG[9]                          | 2576 | 371 |  |  |
| 24     SEG[12]     2411     371       25     SEG[13]     2356     371       26     SEG[14]     2301     371       27     SEG[15]     2246     371       28     SEG[16]     2191     371       29     SEG[17]     2136     371                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 22      | SEG[10]                         | 2521 | 371 |  |  |
| 25 SEG[13] 2356 371 26 SEG[14] 2301 371 27 SEG[15] 2246 371 28 SEG[16] 2191 371 29 SEG[17] 2136 371                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 23      | SEG[11]                         | 2466 | 371 |  |  |
| 26 SEG[14] 2301 371<br>27 SEG[15] 2246 371<br>28 SEG[16] 2191 371<br>29 SEG[17] 2136 371                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 24      | SEG[12]                         | 2411 | 371 |  |  |
| 27 SEG[15] 2246 371<br>28 SEG[16] 2191 371<br>29 SEG[17] 2136 371                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 25      | SEG[13]                         | 2356 | 371 |  |  |
| 28 SEG[16] 2191 371<br>29 SEG[17] 2136 371                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 26      | SEG[14]                         | 2301 | 371 |  |  |
| 29 SEG[17] 2136 371                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 27      | SEG[15]                         | 2246 | 371 |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 28      | SEG[16]                         | 2191 | 371 |  |  |
| 30 SEG[18] 2081 371                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 29      | SEG[17]                         | 2136 | 371 |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 30      | SEG[18]                         | 2081 | 371 |  |  |

| PAD NO. | PIN Name | х    | Y   |
|---------|----------|------|-----|
| 31      | SEG[19]  | 2026 | 371 |
| 32      | SEG[20]  | 1971 | 371 |
| 33      | SEG[21]  | 1916 | 371 |
| 34      | SEG[22]  | 1861 | 371 |
| 35      | SEG[23]  | 1806 | 371 |
| 36      | SEG[24]  | 1751 | 371 |
| 37      | SEG[25]  | 1696 | 371 |
| 38      | SEG[26]  | 1641 | 371 |
| 39      | SEG[27]  | 1586 | 371 |
| 40      | SEG[28]  | 1531 | 371 |
| 41      | SEG[29]  | 1476 | 371 |
| 42      | SEG[30]  | 1421 | 371 |
| 43      | SEG[31]  | 1366 | 371 |
| 44      | SEG[32]  | 1311 | 371 |
| 45      | SEG[33]  | 1256 | 371 |
| 46      | SEG[34]  | 1201 | 371 |
| 47      | SEG[35]  | 1146 | 371 |
| 48      | SEG[36]  | 1091 | 371 |
| 49      | SEG[37]  | 1036 | 371 |
| 50      | SEG[38]  | 981  | 371 |
| 51      | SEG[39]  | 926  | 371 |
| 52      | SEG[40]  | 871  | 371 |
| 53      | SEG[41]  | 816  | 371 |
| 54      | SEG[42]  | 761  | 371 |
| 55      | SEG[43]  | 706  | 371 |
| 56      | SEG[44]  | 651  | 371 |
| 57      | SEG[45]  | 596  | 371 |
| 58      | SEG[46]  | 541  | 371 |
| 59      | SEG[47]  | 486  | 371 |
| 60      | SEG[48]  | 431  | 371 |

| PAD NO. | PIN Name | Х     | Υ   |
|---------|----------|-------|-----|
| 61      | SEG[49]  | 376   | 371 |
| 62      | SEG[50]  | 321   | 371 |
| 63      | SEG[51]  | 266   | 371 |
| 64      | SEG[52]  | 211   | 371 |
| 65      | SEG[53]  | 156   | 371 |
| 66      | SEG[54]  | 101   | 371 |
| 67      | SEG[55]  | 46    | 371 |
| 68      | SEG[56]  | -9    | 371 |
| 69      | SEG[57]  | -64   | 371 |
| 70      | SEG[58]  | -119  | 371 |
| 71      | SEG[59]  | -174  | 371 |
| 72      | SEG[60]  | -229  | 371 |
| 73      | SEG[61]  | -284  | 371 |
| 74      | SEG[62]  | -339  | 371 |
| 75      | SEG[63]  | -394  | 371 |
| 76      | SEG[64]  | -449  | 371 |
| 77      | SEG[65]  | -504  | 371 |
| 78      | SEG[66]  | -559  | 371 |
| 79      | SEG[67]  | -614  | 371 |
| 80      | SEG[68]  | -669  | 371 |
| 81      | SEG[69]  | -724  | 371 |
| 82      | SEG[70]  | -779  | 371 |
| 83      | SEG[71]  | -834  | 371 |
| 84      | SEG[72]  | -889  | 371 |
| 85      | SEG[73]  | -944  | 371 |
| 86      | SEG[74]  | -999  | 371 |
| 87      | SEG[75]  | -1054 | 371 |
| 88      | SEG[76]  | -1109 | 371 |
| 89      | SEG[77]  | -1164 | 371 |
| 90      | SEG[78]  | -1219 | 371 |

| PAD NO. | PIN Name | х     | Y   |
|---------|----------|-------|-----|
| 91      | SEG[79]  | -1274 | 371 |
| 92      | SEG[80]  | -1329 | 371 |
| 93      | SEG[81]  | -1384 | 371 |
| 94      | SEG[82]  | -1439 | 371 |
| 95      | SEG[83]  | -1494 | 371 |
| 96      | SEG[84]  | -1549 | 371 |
| 97      | SEG[85]  | -1604 | 371 |
| 98      | SEG[86]  | -1659 | 371 |
| 99      | SEG[87]  | -1714 | 371 |
| 100     | SEG[88]  | -1769 | 371 |
| 101     | SEG[89]  | -1824 | 371 |
| 102     | SEG[90]  | -1879 | 371 |
| 103     | SEG[91]  | -1934 | 371 |
| 104     | SEG[92]  | -1989 | 371 |
| 105     | SEG[93]  | -2044 | 371 |
| 106     | SEG[94]  | -2099 | 371 |
| 107     | SEG[95]  | -2154 | 371 |
| 108     | SEG[96]  | -2209 | 371 |
| 109     | SEG[97]  | -2264 | 371 |
| 110     | SEG[98]  | -2319 | 371 |
| 111     | SEG[99]  | -2374 | 371 |
| 112     | SEG[100] | -2429 | 371 |
| 113     | SEG[101] | -2484 | 371 |
| 114     | COMS     | -2540 | 371 |
| 115     | COM[0]   | -2595 | 371 |
| 116     | COM[1]   | -2650 | 371 |
| 117     | COM[2]   | -2705 | 371 |
| 118     | COM[3]   | -2760 | 371 |
| 119     | COM[4]   | -2815 | 371 |
| 120     | COM[5]   | -2870 | 371 |

| PAD NO. | PIN Name | Х     | Υ    |
|---------|----------|-------|------|
| 121     | COM[6]   | -2925 | 371  |
| 122     | COM[7]   | -2980 | 371  |
| 123     | COM[8]   | -3035 | 371  |
| 124     | COM[9]   | -3981 | 352  |
| 125     | COM[10]  | -3981 | 297  |
| 126     | COM[11]  | -3981 | 242  |
| 127     | COM[12]  | -3981 | 187  |
| 128     | COM[13]  | -3981 | 132  |
| 129     | COM[14]  | -3981 | 77   |
| 130     | COM[15]  | -3981 | 22   |
| 131     | COM[16]  | -3981 | -33  |
| 132     | COM[17]  | -3981 | -88  |
| 133     | COM[18]  | -3981 | -143 |
| 134     | COM[19]  | -3981 | -198 |
| 135     | COM[20]  | -3981 | -253 |
| 136     | COM[21]  | -3981 | -308 |
| 137     | COM[22]  | -3981 | -363 |
| 138     | COM[23]  | -3678 | -371 |
| 139     | COM[24]  | -3623 | -371 |
| 140     | COM[25]  | -3568 | -371 |
| 141     | COM[26]  | -3513 | -371 |
| 142     | COM[27]  | -3458 | -371 |
| 143     | COM[28]  | -3403 | -371 |
| 144     | COM[29]  | -3348 | -371 |
| 145     | COM[30]  | -3293 | -371 |
| 146     | COM[31]  | -3238 | -371 |
| 147     | Reserved | -3183 | -371 |
| 148     | TMX      | -2194 | -389 |
| 149     | TMY      | -2075 | -389 |
| 150     | VDD1     | -2002 | -389 |

| PAD NO. | PIN Name | Х     | Υ    |
|---------|----------|-------|------|
| 151     | VDD1     | -1929 | -389 |
| 152     | VDD1     | -1856 | -389 |
| 153     | VDD1     | -1783 | -389 |
| 154     | PS0      | -1710 | -389 |
| 155     | PS1      | -1591 | -389 |
| 156     | PS2      | -1518 | -389 |
| 157     | BR       | -1399 | -389 |
| 158     | VSS      | -1326 | -389 |
| 159     | Т6       | -1253 | -389 |
| 160     | Т7       | -1134 | -389 |
| 161     | СР       | -1061 | -389 |
| 162     | Т8       | -942  | -389 |
| 163     | Т9       | -869  | -389 |
| 164     | VDD2     | -766  | -389 |
| 165     | VDD2     | -693  | -389 |
| 166     | VDD2     | -620  | -389 |
| 167     | VDD2     | -547  | -389 |
| 168     | RESB     | -410  | -389 |
| 169     | CSB      | -291  | -389 |
| 170     | WR       | -218  | -389 |
| 171     | /RD      | -99   | -389 |
| 172     | A0       | -26   | -389 |
| 173     | VDD1     | 77    | -389 |
| 174     | D7       | 150   | -389 |
| 175     | D6       | 269   | -389 |
| 176     | D5       | 342   | -389 |
| 177     | D4       | 461   | -389 |
| 178     | D3       | 534   | -389 |
| 179     | D2       | 653   | -389 |
| 180     | D1       | 726   | -389 |

| PAD NO. | PIN Name | Х    | Υ    |
|---------|----------|------|------|
| 181     | D0       | 845  | -389 |
| 182     | osc      | 918  | -389 |
| 183     | VSS      | 1021 | -389 |
| 184     | VSS      | 1094 | -389 |
| 185     | VSS      | 1167 | -389 |
| 186     | VSS      | 1240 | -389 |
| 187     | VRS      | 1313 | -389 |
| 188     | T0       | 1385 | -389 |
| 189     | T1       | 1534 | -389 |
| 190     | T2       | 1609 | -389 |
| 191     | Т3       | 1784 | -389 |
| 192     | T4       | 1859 | -389 |
| 193     | T5       | 2034 | -389 |
| 194     | VSS      | 2108 | -389 |
| 195     | VSS      | 2181 | -389 |
| 196     | VSS      | 2254 | -389 |
| 197     | VSS      | 2327 | -389 |
| 198     | Vоитоит  | 2415 | -389 |
| 199     | Vоитоит  | 2488 | -389 |
| 200     | Voutin   | 2561 | -389 |
| 201     | Voutin   | 2634 | -389 |
| 202     | V0       | 2793 | -389 |
| 203     | V1       | 2883 | -389 |
| 204     | V2       | 2956 | -389 |
| 205     | V3       | 3029 | -389 |
| 206     | V4       | 3102 | -389 |
| 207     | COMS     | 3183 | -371 |
| 208     | COM[64]  | 3238 | -371 |
| 209     | COM[63]  | 3293 | -371 |
| 210     | COM[62]  | 3348 | -371 |

| PAD NO. | PIN Name | х    | Y    |
|---------|----------|------|------|
| 211     | COM[61]  | 3403 | -371 |
| 212     | COM[60]  | 3458 | -371 |
| 213     | COM[59]  | 3513 | -371 |
| 214     | COM[58]  | 3568 | -371 |
| 215     | COM[57]  | 3623 | -371 |
| 216     | COM[56]  | 3678 | -371 |
| 217     | COM[55]  | 3981 | -363 |
| 218     | COM[54]  | 3981 | -308 |
| 219     | COM[53]  | 3981 | -253 |
| 220     | COM[52]  | 3981 | -198 |
| 221     | COM[51]  | 3981 | -143 |
| 222     | COM[50]  | 3981 | -88  |
| 223     | COM[49]  | 3981 | -33  |
| 224     | COM[48]  | 3981 | 22   |
| 225     | COM[47]  | 3981 | 77   |
| 226     | COM[46]  | 3981 | 132  |
| 227     | COM[45]  | 3981 | 187  |
| 228     | COM[44]  | 3981 | 242  |
| 229     | COM[43]  | 3981 | 297  |
| 230     | COM[42]  | 3981 | 352  |
|         |          |      |      |
|         |          |      |      |
|         |          |      |      |
|         |          |      |      |
|         |          |      |      |
|         |          |      |      |
|         |          |      |      |
|         |          |      |      |
|         |          |      |      |
|         |          |      |      |

# Pad Center Coordinates(TMY=1)

| Pad Cer | Pad Center Coordinates(IMY=1) |      |     |  |  |
|---------|-------------------------------|------|-----|--|--|
| PAD NO. | PIN Name                      | X    | Y   |  |  |
| 1       | COM[23]                       | 3677 | 371 |  |  |
| 2       | COM[24]                       | 3622 | 371 |  |  |
| 3       | COM[25]                       | 3567 | 371 |  |  |
| 4       | COM[26]                       | 3512 | 371 |  |  |
| 5       | COM[27]                       | 3457 | 371 |  |  |
| 6       | COM[28]                       | 3402 | 371 |  |  |
| 7       | COM[29]                       | 3347 | 371 |  |  |
| 8       | COM[30]                       | 3292 | 371 |  |  |
| 9       | COM[31]                       | 3237 | 371 |  |  |
| 10      | Reserved                      | 3182 | 371 |  |  |
| 11      | Reserved                      | 3127 | 371 |  |  |
| 12      | SEG[0]                        | 3071 | 371 |  |  |
| 13      | SEG[1]                        | 3016 | 371 |  |  |
| 14      | SEG[2]                        | 2961 | 371 |  |  |
| 15      | SEG[3]                        | 2906 | 371 |  |  |
| 16      | SEG[4]                        | 2851 | 371 |  |  |
| 17      | SEG[5]                        | 2796 | 371 |  |  |
| 18      | SEG[6]                        | 2741 | 371 |  |  |
| 19      | SEG[7]                        | 2686 | 371 |  |  |
| 20      | SEG[8]                        | 2631 | 371 |  |  |
| 21      | SEG[9]                        | 2576 | 371 |  |  |
| 22      | SEG[10]                       | 2521 | 371 |  |  |
| 23      | SEG[11]                       | 2466 | 371 |  |  |
| 24      | SEG[12]                       | 2411 | 371 |  |  |
| 25      | SEG[13]                       | 2356 | 371 |  |  |
| 26      | SEG[14]                       | 2301 | 371 |  |  |
| 27      | SEG[15]                       | 2246 | 371 |  |  |
| 28      | SEG[16]                       | 2191 | 371 |  |  |
| 29      | SEG[17]                       | 2136 | 371 |  |  |
| 30      | SEG[18]                       | 2081 | 371 |  |  |
|         | -                             |      |     |  |  |

| PAD NO. | PIN Name | х    | Y   |
|---------|----------|------|-----|
| 31      | SEG[19]  | 2026 | 371 |
| 32      | SEG[20]  | 1971 | 371 |
| 33      | SEG[21]  | 1916 | 371 |
| 34      | SEG[22]  | 1861 | 371 |
| 35      | SEG[23]  | 1806 | 371 |
| 36      | SEG[24]  | 1751 | 371 |
| 37      | SEG[25]  | 1696 | 371 |
| 38      | SEG[26]  | 1641 | 371 |
| 39      | SEG[27]  | 1586 | 371 |
| 40      | SEG[28]  | 1531 | 371 |
| 41      | SEG[29]  | 1476 | 371 |
| 42      | SEG[30]  | 1421 | 371 |
| 43      | SEG[31]  | 1366 | 371 |
| 44      | SEG[32]  | 1311 | 371 |
| 45      | SEG[33]  | 1256 | 371 |
| 46      | SEG[34]  | 1201 | 371 |
| 47      | SEG[35]  | 1146 | 371 |
| 48      | SEG[36]  | 1091 | 371 |
| 49      | SEG[37]  | 1036 | 371 |
| 50      | SEG[38]  | 981  | 371 |
| 51      | SEG[39]  | 926  | 371 |
| 52      | SEG[40]  | 871  | 371 |
| 53      | SEG[41]  | 816  | 371 |
| 54      | SEG[42]  | 761  | 371 |
| 55      | SEG[43]  | 706  | 371 |
| 56      | SEG[44]  | 651  | 371 |
| 57      | SEG[45]  | 596  | 371 |
| 58      | SEG[46]  | 541  | 371 |
| 59      | SEG[47]  | 486  | 371 |
| 60      | SEG[48]  | 431  | 371 |

| PAD NO. | PIN Name | Х     | Υ   |
|---------|----------|-------|-----|
| 61      | SEG[49]  | 376   | 371 |
| 62      | SEG[50]  | 321   | 371 |
| 63      | SEG[51]  | 266   | 371 |
| 64      | SEG[52]  | 211   | 371 |
| 65      | SEG[53]  | 156   | 371 |
| 66      | SEG[54]  | 101   | 371 |
| 67      | SEG[55]  | 46    | 371 |
| 68      | SEG[56]  | -9    | 371 |
| 69      | SEG[57]  | -64   | 371 |
| 70      | SEG[58]  | -119  | 371 |
| 71      | SEG[59]  | -174  | 371 |
| 72      | SEG[60]  | -229  | 371 |
| 73      | SEG[61]  | -284  | 371 |
| 74      | SEG[62]  | -339  | 371 |
| 75      | SEG[63]  | -394  | 371 |
| 76      | SEG[64]  | -449  | 371 |
| 77      | SEG[65]  | -504  | 371 |
| 78      | SEG[66]  | -559  | 371 |
| 79      | SEG[67]  | -614  | 371 |
| 80      | SEG[68]  | -669  | 371 |
| 81      | SEG[69]  | -724  | 371 |
| 82      | SEG[70]  | -779  | 371 |
| 83      | SEG[71]  | -834  | 371 |
| 84      | SEG[72]  | -889  | 371 |
| 85      | SEG[73]  | -944  | 371 |
| 86      | SEG[74]  | -999  | 371 |
| 87      | SEG[75]  | -1054 | 371 |
| 88      | SEG[76]  | -1109 | 371 |
| 89      | SEG[77]  | -1164 | 371 |
| 90      | SEG[78]  | -1219 | 371 |

| PAD NO. | PIN Name | х     | Y   |
|---------|----------|-------|-----|
| 91      | SEG[79]  | -1274 | 371 |
| 92      | SEG[80]  | -1329 | 371 |
| 93      | SEG[81]  | -1384 | 371 |
| 94      | SEG[82]  | -1439 | 371 |
| 95      | SEG[83]  | -1494 | 371 |
| 96      | SEG[84]  | -1549 | 371 |
| 97      | SEG[85]  | -1604 | 371 |
| 98      | SEG[86]  | -1659 | 371 |
| 99      | SEG[87]  | -1714 | 371 |
| 100     | SEG[88]  | -1769 | 371 |
| 101     | SEG[89]  | -1824 | 371 |
| 102     | SEG[90]  | -1879 | 371 |
| 103     | SEG[91]  | -1934 | 371 |
| 104     | SEG[92]  | -1989 | 371 |
| 105     | SEG[93]  | -2044 | 371 |
| 106     | SEG[94]  | -2099 | 371 |
| 107     | SEG[95]  | -2154 | 371 |
| 108     | SEG[96]  | -2209 | 371 |
| 109     | SEG[97]  | -2264 | 371 |
| 110     | SEG[98]  | -2319 | 371 |
| 111     | SEG[99]  | -2374 | 371 |
| 112     | SEG[100] | -2429 | 371 |
| 113     | SEG[101] | -2484 | 371 |
| 114     | COMS     | -2540 | 371 |
| 115     | COM[64]  | -2595 | 371 |
| 116     | COM[63]  | -2650 | 371 |
| 117     | COM[62]  | -2705 | 371 |
| 118     | COM[61]  | -2760 | 371 |
| 119     | COM[60]  | -2815 | 371 |
| 120     | COM[59]  | -2870 | 371 |

| PAD NO. | PIN Name | Х     | Υ    |
|---------|----------|-------|------|
| 121     | COM[58]  | -2925 | 371  |
| 122     | COM[57]  | -2980 | 371  |
| 123     | COM[56]  | -3035 | 371  |
| 124     | COM[55]  | -3981 | 352  |
| 125     | COM[54]  | -3981 | 297  |
| 126     | COM[53]  | -3981 | 242  |
| 127     | COM[52]  | -3981 | 187  |
| 128     | COM[51]  | -3981 | 132  |
| 129     | COM[50]  | -3981 | 77   |
| 130     | COM[49]  | -3981 | 22   |
| 131     | COM[48]  | -3981 | -33  |
| 132     | COM[47]  | -3981 | -88  |
| 133     | COM[46]  | -3981 | -143 |
| 134     | COM[45]  | -3981 | -198 |
| 135     | COM[44]  | -3981 | -253 |
| 136     | COM[43]  | -3981 | -308 |
| 137     | COM[42]  | -3981 | -363 |
| 138     | COM[41]  | -3678 | -371 |
| 139     | COM[40]  | -3623 | -371 |
| 140     | COM[39]  | -3568 | -371 |
| 141     | COM[38]  | -3513 | -371 |
| 142     | COM[37]  | -3458 | -371 |
| 143     | COM[36]  | -3403 | -371 |
| 144     | COM[35]  | -3348 | -371 |
| 145     | COM[34]  | -3293 | -371 |
| 146     | COM[33]  | -3238 | -371 |
| 147     | COM[32]  | -3183 | -371 |
| 148     | TMX      | -2194 | -389 |
| 149     | TMY      | -2075 | -389 |
| 150     | VDD1     | -2002 | -389 |

| PAD NO. | PIN Name | х     | Y    |
|---------|----------|-------|------|
| 151     | VDD1     | -1929 | -389 |
| 152     | VDD1     | -1856 | -389 |
| 153     | VDD1     | -1783 | -389 |
| 154     | PS0      | -1710 | -389 |
| 155     | PS1      | -1591 | -389 |
| 156     | PS2      | -1518 | -389 |
| 157     | BR       | -1399 | -389 |
| 158     | VSS      | -1326 | -389 |
| 159     | Т6       | -1253 | -389 |
| 160     | Т7       | -1134 | -389 |
| 161     | СР       | -1061 | -389 |
| 162     | Т8       | -942  | -389 |
| 163     | Т9       | -869  | -389 |
| 164     | VDD2     | -766  | -389 |
| 165     | VDD2     | -693  | -389 |
| 166     | VDD2     | -620  | -389 |
| 167     | VDD2     | -547  | -389 |
| 168     | RESB     | -410  | -389 |
| 169     | CSB      | -291  | -389 |
| 170     | WR       | -218  | -389 |
| 171     | /RD      | -99   | -389 |
| 172     | A0       | -26   | -389 |
| 173     | VDD1     | 77    | -389 |
| 174     | D7       | 150   | -389 |
| 175     | D6       | 269   | -389 |
| 176     | D5       | 342   | -389 |
| 177     | D4       | 461   | -389 |
| 178     | D3       | 534   | -389 |
| 179     | D2       | 653   | -389 |
| 180     | D1       | 726   | -389 |

| PAD NO. | PIN Name | Х    | Υ    |
|---------|----------|------|------|
| 181     | D0       | 845  | -389 |
| 182     | osc      | 918  | -389 |
| 183     | VSS      | 1021 | -389 |
| 184     | VSS      | 1094 | -389 |
| 185     | VSS      | 1167 | -389 |
| 186     | VSS      | 1240 | -389 |
| 187     | VRS      | 1313 | -389 |
| 188     | ТО       | 1385 | -389 |
| 189     | T1       | 1534 | -389 |
| 190     | T2       | 1609 | -389 |
| 191     | Т3       | 1784 | -389 |
| 192     | T4       | 1859 | -389 |
| 193     | T5       | 2034 | -389 |
| 194     | VSS      | 2108 | -389 |
| 195     | VSS      | 2181 | -389 |
| 196     | VSS      | 2254 | -389 |
| 197     | VSS      | 2327 | -389 |
| 198     | Vоитоит  | 2415 | -389 |
| 199     | Vоитоит  | 2488 | -389 |
| 200     | Voutin   | 2561 | -389 |
| 201     | Voutin   | 2634 | -389 |
| 202     | V0       | 2793 | -389 |
| 203     | V1       | 2883 | -389 |
| 204     | V2       | 2956 | -389 |
| 205     | V3       | 3029 | -389 |
| 206     | V4       | 3102 | -389 |
| 207     | COMS     | 3183 | -371 |
| 208     | COM[0]   | 3238 | -371 |
| 209     | COM[1]   | 3293 | -371 |
| 210     | COM[2]   | 3348 | -371 |

| PAD NO. | PIN Name | х    | Y    |
|---------|----------|------|------|
| 211     | COM[3]   | 3403 | -371 |
| 212     | COM[4]   | 3458 | -371 |
| 213     | COM[5]   | 3513 | -371 |
| 214     | COM[6]   | 3568 | -371 |
| 215     | COM[7]   | 3623 | -371 |
| 216     | COM[8]   | 3678 | -371 |
| 217     | COM[9]   | 3981 | -363 |
| 218     | COM[10]  | 3981 | -308 |
| 219     | COM[11]  | 3981 | -253 |
| 220     | COM[12]  | 3981 | -198 |
| 221     | COM[13]  | 3981 | -143 |
| 222     | COM[14]  | 3981 | -88  |
| 223     | COM[15]  | 3981 | -33  |
| 224     | COM[16]  | 3981 | 22   |
| 225     | COM[17]  | 3981 | 77   |
| 226     | COM[18]  | 3981 | 132  |
| 227     | COM[19]  | 3981 | 187  |
| 228     | COM[20]  | 3981 | 242  |
| 229     | COM[21]  | 3981 | 297  |
| 230     | COM[22]  | 3981 | 352  |
|         |          |      |      |
|         |          |      |      |
|         |          |      |      |
|         |          |      |      |
|         |          |      |      |
|         |          |      |      |
|         |          |      |      |
|         |          |      |      |
|         |          |      |      |
|         |          |      |      |

# 4. BLOCK DIAGRAM



# **5. PINNING DESCRIPTIONS**

| Pin Name           | I/O        |                                                                                                                    |                                                                                                                                                                                                                                                                                                                                       | Description                      |                                   | No. of Pins |  |
|--------------------|------------|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----------------------------------|-------------|--|
| Lcd driver outputs |            |                                                                                                                    |                                                                                                                                                                                                                                                                                                                                       |                                  |                                   | •           |  |
|                    |            | _                                                                                                                  | LCD segment driver outputs This display data and the M signal control the output voltage of segmen                                                                                                                                                                                                                                    |                                  |                                   |             |  |
|                    |            | Display data                                                                                                       | M (Internal)                                                                                                                                                                                                                                                                                                                          | Segment driver<br>Normal display | output voltage<br>Reverse display |             |  |
| SEG0 to SEG101     | 0          | Н                                                                                                                  | Н                                                                                                                                                                                                                                                                                                                                     | V <sub>0</sub>                   | V <sub>2</sub>                    | 102         |  |
|                    |            | Н                                                                                                                  | L                                                                                                                                                                                                                                                                                                                                     | V <sub>SS</sub>                  | V <sub>3</sub>                    |             |  |
|                    |            | L                                                                                                                  | Н                                                                                                                                                                                                                                                                                                                                     | V <sub>2</sub>                   | V <sub>0</sub>                    |             |  |
|                    |            | L                                                                                                                  | L                                                                                                                                                                                                                                                                                                                                     | V <sub>3</sub>                   | V <sub>SS</sub>                   |             |  |
|                    |            | Power do                                                                                                           | own mode                                                                                                                                                                                                                                                                                                                              | V <sub>SS</sub>                  | V <sub>SS</sub>                   |             |  |
|                    |            | LCD common This internal so common drive Display data                                                              | canning data                                                                                                                                                                                                                                                                                                                          | Common driver                    | Reverse display                   |             |  |
| COM0 to COM64      | 0          | Н                                                                                                                  | Н                                                                                                                                                                                                                                                                                                                                     |                                  | V <sub>SS</sub>                   | 65          |  |
|                    |            | Н                                                                                                                  | L                                                                                                                                                                                                                                                                                                                                     |                                  | V <sub>0</sub>                    |             |  |
|                    |            | L                                                                                                                  | Н                                                                                                                                                                                                                                                                                                                                     |                                  | V <sub>1</sub>                    |             |  |
|                    |            | L                                                                                                                  | L                                                                                                                                                                                                                                                                                                                                     |                                  | V <sub>4</sub>                    |             |  |
|                    |            | Power do                                                                                                           | Power down mode V <sub>SS</sub>                                                                                                                                                                                                                                                                                                       |                                  |                                   |             |  |
| COMS               | 0          | Common output for the icons. The output signals of two pins are same. When not used, this pin should be left open. |                                                                                                                                                                                                                                                                                                                                       |                                  | 2                                 |             |  |
| MICROPROCESSOR     | RINTERFACE | 1                                                                                                                  |                                                                                                                                                                                                                                                                                                                                       |                                  |                                   | 1           |  |
| PS[2:0]            | I          | PS0 PS1 "L" "L" "L" "H" "L" "H"                                                                                    | PS2 ' "L" 4 I ' "H" 3 I ' "L" 80 ' "H" 68                                                                                                                                                                                                                                                                                             |                                  | rface<br>MPU interface            | 3           |  |
| CSB                | I          | Data/instruction is non-active, In This pin only                                                                   | Chip select input pins Data/instruction I/O is enabled only when CSB is " L ". When chip select is non-active, DB0 to DB7 is high impedance. This pin only be used in 8-bit parallel interface. When using serial interface, this pin must be fixed to "H"                                                                            |                                  |                                   | t<br>1      |  |
| RESB               | ı          | Reset input pir<br>When RESB is                                                                                    |                                                                                                                                                                                                                                                                                                                                       | ation is executed.               |                                   | 1           |  |
| A0                 | ı          | It determines v<br>A0=" H ": Indic<br>A0=" L ": Indic<br>This pin only                                             | When RESB is " L ", initialization is executed.  It determines whether the data bits are data or a command.  A0=" H ": Indicates that D0 to D7 are display data.  A0=" L ": Indicates that D0 to D7 are control data.  This pin only be used in 8-bit parallel interface.  When using serial interface, this pin must be fixed to "H" |                                  |                                   |             |  |

|                                                                       |     | Read/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | rite execution c                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ontrol pin                                                                             |                                                                                                                                                                            |   |
|-----------------------------------------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
|                                                                       |     | PS2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | MPU type                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | /WR(R/W                                                                                | Description                                                                                                                                                                |   |
|                                                                       |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ,                                                                                      | Read/Write control input pin                                                                                                                                               |   |
|                                                                       |     | Н                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 6800-series                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | R/W                                                                                    | R/W=" H ": read                                                                                                                                                            |   |
| /WR(R/W)                                                              | 1   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                        | R/W=" L": write                                                                                                                                                            | 1 |
|                                                                       |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                        | Write enable clock input pin The data on D0 to D7 are latched                                                                                                              |   |
|                                                                       |     | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 8080-series                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | /WR                                                                                    | at the rising edge of the MR                                                                                                                                               |   |
|                                                                       |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                        | signal                                                                                                                                                                     |   |
|                                                                       |     | When in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | the serial inter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | face must f                                                                            | ix to " H"                                                                                                                                                                 |   |
|                                                                       |     | Read/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | rite execution c                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ontrol pin (                                                                           | PS[0:1]=[L:H])                                                                                                                                                             |   |
|                                                                       |     | PS2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | MPU Type                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | /RD (E)                                                                                | Description                                                                                                                                                                |   |
| /RD (E)                                                               | ı   | Н                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 6800-series                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | E                                                                                      | Read/Write control input pin R/W=" H ": When E is " H ", D0 to D7 are in an output status. R/W=" L ": The data on D0 to D7 are atched at the falling edge of the E signal. | 1 |
|                                                                       |     | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 8080-series                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | /RD                                                                                    | Read enable clock input pin When /RD is " L ", D0 to D7 are in an output status.                                                                                           |   |
|                                                                       |     | When in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | the serial inter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | face must f                                                                            | ix to " H"                                                                                                                                                                 |   |
| D7(SCLK) D6(SDA) D5(A0) D4(CSB) D3 to D0                              |     | 8-bit bi-comicropro<br>When ch<br>When u<br>D7: seria<br>D5: com<br>D3,D2.D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | directional data occessor data but nip select is not sing serial interest in the part of t | bus that is<br>as.<br>active, D0<br>erface: 4-L<br>CCLK); D6:<br>ection (A0)<br>to "H" | serial input data (SDA)<br>; D4: chip select pin(CSB)                                                                                                                      |   |
| D7(SCLK) D6 (SDA_IN) D5(X) D4(X) D3 to D2 (SDA_OUT) D1 (SA1) D0 (SA0) | I/O | When using 3-line A0 must fix to "H"  When using I²C interface  D7: serial clock input (SCLK)  D6: serial input data (SDA_IN)  D3, D2: (SDA_OUT) serial data acknowledge for the I²C interface. By connecting SDA_OUT to SDA_IN externally, the SDA line becomes fully I²C interface compatible. Having the acknowledge output separated from the serial data line is advantageous in chip on glass (COG) applications. In COG application where the track resistance from the SDA_OUT pad to the system SDA line can be significant, a potential divider is generated by the bus pull-up resistor and the ITO track resistance. It is possible that during the acknowledge cycle the ST7545T will not be able to create a valid logic 0 level. By splitting the SDA_IN input from the SDA_OUT output the device could be used in a mode that ignores the acknowledge bit. In COG applications where the acknowledge cycle is required, it is necessary to minimize the track resistance from the SDA_OUT pad to the system SDA line to guarantee a valid low level.  D6, D3,D2 must be connected together (SDA)  D4, D5: must fix to "H"  D1, D0: Are slave address (SA0,SA1), must fix to "H" or "L"  Chip select input pins "CSB" not used must fix to "H" |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                        |                                                                                                                                                                            |   |

|                     | _Y                                    |                                                                                                                                                                                                                                                                                                                                                                                               |    |
|---------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| osc                 | ı                                     | When the on-chip oscillator is used, this input must be connected to VDD. An external clock signal, if used, is connected to this input. If the oscillator and external clock are both inhibited by connecting the OSC pin to VSS the display is not clocked and may be left in a DC state. To avoid this, the chip should always be put into Power Down Mode before stopping the clock.      | 1  |
| ower Supply Pins    |                                       |                                                                                                                                                                                                                                                                                                                                                                                               |    |
| $V_{\mathrm{SS}}$   | Power                                 | Ground.                                                                                                                                                                                                                                                                                                                                                                                       | 9  |
|                     | Supply                                |                                                                                                                                                                                                                                                                                                                                                                                               |    |
| $V_{DD1}$           | Power<br>Supply                       | Digital Supply voltage.  The 2 supply rails V <sub>DD1</sub> and V <sub>DD2</sub> could be connected together.  If Digital Option pin is high, must be this level                                                                                                                                                                                                                             | 5  |
| $V_{DD2}$           | Power                                 | Analog Supply voltage.  The 2 supply rails $V_{DD1}$ and $V_{DD2}$ could be connected together.                                                                                                                                                                                                                                                                                               | 4  |
|                     | Supply                                | сарру ста 1557 ста 1552 ста 15 ста 16 деней                                                                                                                                                                                                                                                                                                                                                   |    |
| Voutin              | Power<br>Supply                       | This pad is the power source of the internal voltage regulator. If the internal voltage generator uses internal booster output, the $V_{\text{OUTIN}}$ & $V_{\text{OUTOUT}}$ must be connected together. If the internal voltage generator uses external booster, $V_{\text{OUTOUT}}$ has to be left open and the external supply voltage can be supplied through the $V_{\text{OUTIN}}$ pad. | 2  |
| V <sub>оитоит</sub> | Power<br>Supply                       | If the internal voltage booster is used, the V <sub>OUTIN</sub> & V <sub>OUTOUT</sub> must be connected together with one capacitor connected to VSS  If an external supply is used this pin must be left open.                                                                                                                                                                               | 2  |
| '0, V1, V2, V3, V4  | Power                                 | This is a multi-level power supply for the liquid crystal.                                                                                                                                                                                                                                                                                                                                    | 5  |
|                     | Supply                                | V <sub>OUTIN</sub> ≥V0 ≥V1≥V2≥V3≥V4≥VSS                                                                                                                                                                                                                                                                                                                                                       |    |
| VRS                 | Power<br>Supply                       | Monitor Voltage Regulator reference voltage level, must be left open.                                                                                                                                                                                                                                                                                                                         | 1  |
| onfiguration Pins   |                                       |                                                                                                                                                                                                                                                                                                                                                                                               |    |
| TMX                 | 1                                     | Mirror X: SEG bi-direction selection  TMX connect to VSS : normal direction (SEG0→SEG101)  TMX connect to VDD : reverse direction (SEG101→SEG0)                                                                                                                                                                                                                                               | 1  |
| TMY                 | I                                     | Mirror Y: COM bi-direction selection TMY connect to VSS (TMY=0): normal direction TMY connect to VDD (TMY=1): reverse direction See Pad Center Coordinates at page 3~10.                                                                                                                                                                                                                      | 1  |
| СР                  | ı                                     | Set Booster stages. (VSS=4X;VDD=5X)                                                                                                                                                                                                                                                                                                                                                           | 1  |
| BR                  | Set LCD bias ratio. (VSS=1/7;VDD=1/9) |                                                                                                                                                                                                                                                                                                                                                                                               | 1  |
| est Pin             |                                       |                                                                                                                                                                                                                                                                                                                                                                                               |    |
|                     |                                       | T0~T5 must floating                                                                                                                                                                                                                                                                                                                                                                           | 40 |
| T0~T9               | Т                                     | T7.T8 .T9 must connect to VDD T6 must connect to VSS                                                                                                                                                                                                                                                                                                                                          | 10 |
| Reserved            | _                                     | All Reserved pins must floating                                                                                                                                                                                                                                                                                                                                                               | 2  |

#### ST7545T I/O PIN ITO Resister Limitation

| PIN Name                                                                                   | ITO Resister  |
|--------------------------------------------------------------------------------------------|---------------|
| PS[2:0], OSC, CP, BR, T6~T9, TMX, TMY                                                      | No Limitation |
| T0~T5, VRS, V1, V2, V3, V4                                                                 | Floating      |
| $V_{\mathtt{DD1}},V_{\mathtt{DD2}},V_{\mathtt{SS}},V_{\mathtt{OUTIN}},V_{\mathtt{OUTOUT}}$ | <100Ω         |
| V0                                                                                         | <500Ω         |
| A0, /WR, /RD, CSB, D0D7                                                                    | <1ΚΩ          |
| RESB                                                                                       | <10ΚΩ         |

### 6. FUNCTIONS DESCRIPTION

#### **MICROPROCESSOR INTERFACE**

#### **Chip Select Input**

There is CSB pin for chip selection. The ST7545T can interface with an MPU when CSB is "L". When CSB is "H", these pins are set to any other combination, A0, /RD(E), and WR(R/W) inputs are disabled and D0 to D7 are to be high impedance. And, in case of serial interface, the internal shift register and the counter are reset.

#### Parallel / Serial Interface

ST7545T has five types of interface with an MPU, which are three serial and two parallel interfaces. This parallel or serial interface is determined by PS [0:2] pin as shown in table 1.

Table 1. Parallel/Serial Interface Mode

| PS0 | PS1 | PS2    | State                              |
|-----|-----|--------|------------------------------------|
| "L" | "L" | "<br>" | 4 Pin-SPI MPU interface            |
| "L" | "L" | "H"    | 3 Pin-SPI MPU interface            |
| "L" | "H" | "L"    | 8080-series parallel MPU interface |
| "L" | "H" | "H"    | 6800-series parallel MPU interface |
| "H" | "H" | "H"    | I <sup>2</sup> C interface         |

#### **Parallel Interface**

The 8-bit bi-directional data bus is used in parallel interface and the type of MPU is selected by PS2 as shown in table 2. The type of data transfer is determined by signals at A0, /RD (E) and /WR(R/W) as shown in table 3.

**Table 2. Microprocessor Selection for Parallel Interface** 

| PS0 | PS1 | PS2 | CSB | A0 | /RD (E) | /WR (R/W) | DB0 to DB7 | MPU bus     |
|-----|-----|-----|-----|----|---------|-----------|------------|-------------|
| L   | Н   | Н   | CSB | A0 | Е       | R/W       | DB0 to DB7 | 6800-series |
| L   | Н   | L   | CSB | A0 | /RD     | /WR       | DB0 to DB7 | 8080-series |

**Table 3. Parallel Data Transfer** 

| Common | 6800- | 6800-series 8080 |     | series |                                           |  |  |  |
|--------|-------|------------------|-----|--------|-------------------------------------------|--|--|--|
| ۸٥     | Е     | R/W              | /RD | WR     | Description                               |  |  |  |
| A0     | (/RD) | (WR)             | (E) | (R/W)  |                                           |  |  |  |
| Н      | Н     | Η                | L   | Н      | Display data read out                     |  |  |  |
| Н      | Н     | L                | Н   | L      | Display data write                        |  |  |  |
| L      | Н     | Н                | L   | Н      | Register status read                      |  |  |  |
| L      | Н     | L                | Н   | L      | Writes to internal register (instruction) |  |  |  |

NOTE: When /RD (E) pin is always pulled high for 6800-series interface, it can be used CSB for enable signal. In this case, interface data is latched at the rising edge of CSB and the type of data transfer is determined by signals at A0, /WR(R/W) as in case of 6800-series mode.

# ST7545T

#### **Serial Interface**

| Serial Mode                | PS0 | PS1 | PS2 |
|----------------------------|-----|-----|-----|
| 4-line SPI interface       | L   | L   | L   |
| 3-line SPI interface       | L   | L   | Н   |
| I <sup>2</sup> C interface | Н   | Н   | Н   |

PS0=" L ", PS1=" L ", PS2=" L ": 4-line SPI interface

When the ST7545T is active (CSB="L"), serial data (D1) and serial clock (D0) inputs are enabled. And not active, the internal 8-bit shift register and the 3-bit counter are reset. The display data/command indication may be controlled either via software or the Register Select (A0) Pin, based on the setting of PS[2:0]. When the A0 pin is used , data is display data when A0 is high, and command data when A0 is low. When A0 is not used , the LCD Driver will receive command from MCU by default. If messages on the data pin are data rather than command, MCU should send Data direction command to control the data direction and then one more command to define the number of data bytes will be write. After these two continuous commands are sending, the following messages will be data rather than command. Serial data can be read on the rising edge of serial clock going into D0 and processed as 8-bit parallel data on the eighth serial clock. And the DDRAM column address pointer will be increased by one automatically. The next bytes after the display data string are handled as command data.



PS0=" L ", PS1=" L ", PS2=" H ": 3-line SPI interface



#### PS0="H", PS1="H", PS2="H": I2C Interface

The I<sup>2</sup>C interface receives and executes the commands sent via the I<sup>2</sup>C Interface. It also receives RAM data and sends it to the RAM. The I<sup>2</sup>C Interface is for bi-directional, two-line communication between different ICs or modules. The two lines are a Serial Data line (SDA) and a Serial Clock line (SCLK). Both lines must be connected to a positive supply via a pull-up resistor. Data transfer may be initiated only when the bus is not busy.

#### **BIT TRANSFER**

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse because changes on the data line at this time will be interpreted as a control signal. Bit transfer is illustrated in Fig.4.

#### START AND STOP CONDITIONS

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line, while the clock is HIGH is defined as the START condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the STOP condition (P). The START and STOP conditions are illustrated in Fig.5.

#### **SYSTEM CONFIGURATION**

The system configuration is illustrated in Fig.6.

- · Transmitter: the device, which sends the data to the bus
- · Receiver: the device, which receives the data from the bus
- · Master: the device, which initiates a transfer, generates clock signals and terminates a transfer
- · Slave: the device addressed by a master
- · Multi-Master: more than one master can attempt to control the bus at the same time without corrupting the message
- · Arbitration: procedure to ensure that, if more than one master simultaneously tries to control the bus, only one is allowed to do so and the message is not corrupted
- · Synchronization: procedure to synchronize the clock signals of two or more devices.

#### **ACKNOWLEDGE**

Each byte of eight bits is followed by an acknowledge bit. The acknowledge bit is a HIGH signal put on the bus by the transmitter during the time that master generates an extra acknowledge related clock pulse. A slave receiver which is addressed must generate an acknowledge after receiving each byte. A master receiver must also generate an acknowledge after receiving each byte which is clocked out by the slave transmitter. The device that acknowledges must pull-down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse (set-up and hold times must be taken into consideration). A master receiver must signal an end-of-data from the transmitter and stop generating an acknowledge on the last byte which has been clocked out by the slave. In this moment, the transmitter must leave the data line HIGH and let the master to generate a STOP condition. Acknowledgement on the I<sup>2</sup>C Interface is illustrated in Fig.7.









#### I<sup>2</sup>C Interface protocol

The ST7545T supports command, data write addressed slaves on the bus.

Before any data is transmitted on the  $I^2C$  Interface, the device, which should respond, is addressed first. Four 7-bit slave addresses (01111**00**,01111**01**, 01111**10** and 01111**11**) are reserved for the ST7545T. The least significant bit of the slave address is set by connecting the input SA0 and SA1 to either logic 0 (or logic 1 (VDD1). The  $I^2C$  Interface protocol is illustrated in Fig.8.

The sequence is initiated with a START condition (S) from the  $I^2C$  Interface master, which is followed by the slave address. All slaves with the corresponding address acknowledge in parallel, all the others will ignore the  $I^2C$  Interface transfer. After acknowledgement, one or more command words follow which define the status of the addressed slaves.

A command word consists of a control byte, which defines Co and A0, plus a data byte.

The last control byte is tagged with a cleared most significant bit (i.e. the continuation bit Co). After a control byte with a cleared Co bit, only data bytes will follow. The state of the A0 bit defines whether the data byte is interpreted as a command or as RAM data. All addressed slaves on the bus also acknowledge the control and data bytes. After the last control byte, depending on the A0 bit setting; either a series of display data bytes or command data bytes may follow. If the A0 bit is set to logic 1, these display bytes are stored in the display RAM at the address specified by the data pointer. The data pointer is automatically updated and the data is directed to the intended ST7545T device. If the A0 bit of the last control byte is set to logic 0, these command bytes will be decoded and the setting of the device will be changed according to the received commands. Only the addressed slave makes the acknowledgement after each byte. At the end of the transmission the I<sup>2</sup>C INTERFACE-bus master issues a STOP condition (P).If the R/W bit is set to logic 1 the chip will output data immediately after the slave address if the A0 bit, which was sent during the last write access, is set to logic 0. If no acknowledge is generated by the master after a byte, the driver stops transferring data to the master.



#### **Data Transfer**

The ST7545T uses bus holder and internal data bus for data transfer with the MPU. When writing data from the MPU to on-chip RAM, data is automatically transferred from the bus holder to the RAM as shown in figure 9. And when reading data from on-chip RAM to the MPU, the data for the initial read cycle is stored in the bus holder (dummy read) and the MPU reads this stored data from bus holder for the next data read cycle as shown in figure 10. This means that a dummy read cycle must be inserted between each pair of address sets when a sequence of address sets is executed. Therefore, the data of the specified address cannot be output with the read display data instruction right after the address sets, but can be output at the second read of data.





#### **DISPLAY DATA RAM (DDRAM)**

The ST7545T contains a 66X102 bit static RAM that stores the display data. The Display Data RAM (DDRAM) stores the dot data for the LCD. The size is 66(8 pageX8 bit +1 pageX1 bit +1 pageX1 bit) X 102 bits. The mapping is directly corresponded to the X-address and column output number. It is 66-row by 102-column addressable array. Each pixel can be selected when the page and column addresses are specified. The 65 rows are divided into: 8 pages (Page0~7) (COM[0..63]) use full data bits (D7~D0), 8th page (Page8) with single line (COM[64]) uses only one data bit (D0) and 9th page (Page9) with a single line of ICON (COMS) uses only one data bit (D0).

Data is read from or written to the DDRAM directly through D0 to D7. The display data (D0 to D7) comes from the corresponded pins of microprocessor. The microprocessor can read from and write to the DDRAM through the I/O port. Since the LCD controller operates independently, data can be written into DDRAM at the same time as data being displayed without causing the LCD flicker.

#### **Page Address Circuit**

This circuit is for providing a Page Address to Display Data RAM. It incorporates 4-bit Page Address register changed by only the "Set Page" instruction. Page Address 9 is a special RAM area for the icons and display data D0 is only valid.

### **Line Address Circuit**

This circuit assigns DDRAM a Line Address corresponding to the first line (COM0) of the display. Therefore, by setting Line Address repeatedly, it is possible to realize the screen scrolling and page switching without changing the contents of on-chip RAM as shown in figure 10. It incorporates 7-bit Line Address register changed by only the initial display line instruction and 7-bit counter circuit. At the beginning of each LCD frame, the contents of register are copied to the line counter which is increased by CL signal and generates the line address for transferring the 102-bit RAM data to the display data latch circuit. When icon is selected by setting icon page address, display data of icons are not scrolled because the MPU cannot access Line Address of icons.

#### **Column Address Circuit**

Column Address Circuit has an 8-bit preset counter that provides Column Address to the Display Data RAM. The display data RAM column address is specified by the Column Address Set command. The specified column address is incremented (+1) with each display data read/write command. This allows the MPU display data to be accessed continuously.

#### **ADDRESSING**

Data is downloaded in bytes into the RAM matrix of ST7545T. The display RAM has a matrix of 66 by 102 bits. The address pointer addresses the columns. The address ranges are: X 0 to 101 (1100101),Y 0 to 9 (1001). Addresses outside these ranges are not allowed. In vertical addressing mode (V=1) the Y address increments after each byte. After the last Y address (Y = 8), Y wraps around to 0 and X increments to address the next column. In horizontal addressing mode (V=0) the X address increments after each byte. After the last X address(X = 101) X wraps around to 0 and Y increments to address the next row. After the very last address (X = 101, Y = 8) the address pointers wrap around to address (X = 0, Y = 0)

#### **Data structure**



2006/01/20







Display Data RAM Map (66 COM)

#### Oscillator

The on-chip oscillator provides the clock signal for the display system. No external components are required and the OSC input must be connected to VDD. An external clock signal, if used, is connected to this input.

#### **LCD DRIVER CIRCUIT**

66-channel common drivers and 102-channel segment drivers configure this driver circuit. This LCD panel driver voltage depends on the combination of display data and M signal.



# ST7545T

# 7. RESET CIRCUIT

Setting RESB to "L" or Reset instruction can initialize internal function.

When RESB becomes "L", following procedure is occurred.

Page address: 0 Column address: 0

Display control: Display blank

Oscillator: OFF

Power down mode (PD = 1) Horizontal addressing (V = 0) Normal instruction set (H = 0) Display blank (E = D = 0)

Address counter X [6:0] = 0, Y [3:0] = 0 Bias system (BS [2:0] = BR setting)

 $V_{OP}$  is equal to 0; the HV generator is switched off ( $V_{OP}[6:0] = 0$ )

After power-on, RAM data are undefined

While RESB is "L" or reset instruction is executed, no instruction except read status can be accepted. Reset status appears at DB0. After DB0 becomes "L", any instruction can be accepted. RESB must be connected to the reset pin of the MPU, and initialize the MPU and this LSI at the same time. The initialization by RESB is essential before used.

# 8. INSTRUCTION TABLE

| INCTRUCTION  |    | WR    |                |                | C              | OMMA           | ND BYT         | E              |                |                | DESCRIPTION             |
|--------------|----|-------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|-------------------------|
| INSTRUCTION  | A0 | (R/W) | D7             | D6             | D5             | D4             | D3             | D2             | D1             | D0             | DESCRIPTION             |
| H=0 or 1     |    |       |                |                |                |                |                |                |                |                |                         |
| NOP          | 0  | 0     | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0              | No operation            |
| Function set | 0  | 0     | 0              | 0              | 1              | 0              | 0              | PD             | V              | Н              | Power-down; entry mode; |
| Write data   | 1  | 0     | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | Write data to RAM       |

| INICTRUCTION                         |    | WR    |    |                  | C                | ОММА             | ND BYT           | E                |                  |                  | DECODIDEION                              |
|--------------------------------------|----|-------|----|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------------------------------|
| INSTRUCTION                          | A0 | (R/W) | D7 | D6               | D5               | D4               | D3               | D2               | D1               | D0               | DESCRIPTION                              |
| H=0                                  |    |       |    |                  |                  |                  |                  |                  |                  |                  |                                          |
| Display control                      | 0  | 0     | 0  | 0                | 0                | 0                | 1                | D                | 0                | Е                | Sets display configuration               |
| Set Y address of RAM                 | 0  | 0     | 0  | 1                | 0                | 0                | Y <sub>3</sub>   | Y <sub>2</sub>   | Y <sub>1</sub>   | Y <sub>0</sub>   | Sets Y address of RAM<br>0≤Y≤9           |
| Set X address of RAM                 | 0  | 0     | 1  | X <sub>6</sub>   | X <sub>5</sub>   | X <sub>4</sub>   | X <sub>3</sub>   | X <sub>2</sub>   | X <sub>1</sub>   | X <sub>0</sub>   | Sets X address of RAM<br>0≤X≤101         |
| H=1                                  |    |       |    |                  |                  |                  |                  |                  |                  |                  |                                          |
| Reserved                             | 0  | 0     | 0  | 0                | 0                | 0                | 0                | 0                | 1                | Х                | Do not use                               |
| Bias system                          | 0  | 0     | 0  | 0                | 0                | 1                | 0                | BS <sub>2</sub>  | BS <sub>1</sub>  | BS <sub>0</sub>  | Sets bias system (BSx)                   |
| Reserved                             | 0  | 0     | 0  | 1                | Х                | Х                | Х                | Х                | Х                | Х                | Do not use(reserved for test)            |
| Set V0 (V <sub>OP</sub> )<br>voltage | 0  | 0     | 1  | V <sub>OP6</sub> | V <sub>OP5</sub> | V <sub>OP4</sub> | V <sub>OP3</sub> | V <sub>OP2</sub> | V <sub>OP1</sub> | V <sub>OP0</sub> | Set V0 (V <sub>OP</sub> ) output voltage |

# 9. INSTRUCTION DESCRIPTION

# H="0" or "1"

#### **Function Set**

| Α0 | WR(R/W) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|---------|----|----|----|----|----|----|----|----|
| 0  | 0       | 0  | 0  | 1  | 0  | 0  | PD | V  | Н  |

| Flag | Description                                                                                                  |
|------|--------------------------------------------------------------------------------------------------------------|
|      | All LCD outputs are fixed at VSS (display off), internal power circuits are turned off, V <sub>OUT</sub> can |
|      | be disconnected, oscillator is off (external clock possible), RAM contents not cleared; RAM                  |
| PD   | data can be written.                                                                                         |
|      | PD=0:chip is active                                                                                          |
|      | PD=1:chip is in power down mode                                                                              |
| V    | When V = 0, the horizontal addressing mode is selected.                                                      |
| V    | When V = 1, the vertical addressing mode is selected.                                                        |
|      | When H = 0 the commands 'display control', 'set Y address' and 'set X address' can be                        |
|      | performed.                                                                                                   |
| Н    | When H = 1 the others can be executed. The commands 'write data' and 'function set' can be                   |
|      | executed in both cases.                                                                                      |

#### Write data

8-bit data of Display Data from the microprocessor can be written to the RAM location specified by the column address and page address. The column address is increased by 1 automatically so that the microprocessor can continuously write data to the addressed page. During auto-increment, the column address wraps to 0 after the last column is written.

| A0 | WR(R/W) | D7 | D6         | D5 | D4 | D3 | D2 | D1 | D0 |
|----|---------|----|------------|----|----|----|----|----|----|
| 1  | 0       |    | Write data |    |    |    |    |    |    |

### H="0"

### **Display Control**

This bits D and E selects the display mode.

| <b>A</b> 0 | WR(R/W) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|------------|---------|----|----|----|----|----|----|----|----|
| 0          | 0       | 0  | 0  | 0  | 0  | 1  | D  | 0  | E  |

| Flag | Des | crip | tion                                      |  |  |  |  |  |  |  |
|------|-----|------|-------------------------------------------|--|--|--|--|--|--|--|
|      | D   | Е    | The bits D and E select the display mode. |  |  |  |  |  |  |  |
|      | 0   | 0    | splay blank                               |  |  |  |  |  |  |  |
| D,E  | 1   | 0    | Normal display                            |  |  |  |  |  |  |  |
|      | 0   | 1    | All display segments on                   |  |  |  |  |  |  |  |
|      | 1   | 1    | Inverse video mode                        |  |  |  |  |  |  |  |

### Set Y address of RAM

Y [3:0] defines the Y address vector address of the display RAM.

| A0 | WR(R/W) | D7 | D6 | D5 | D4 | D3             | D2             | D1             | D0    |
|----|---------|----|----|----|----|----------------|----------------|----------------|-------|
| 0  | 0       | 0  | 1  | 0  | 0  | Y <sub>3</sub> | Y <sub>2</sub> | Y <sub>1</sub> | $Y_0$ |

| <b>Y</b> <sub>3</sub> | Y <sub>2</sub> | Y <sub>1</sub> | Y <sub>0</sub> | CONTENT             | ALLOWED X-RANGE |
|-----------------------|----------------|----------------|----------------|---------------------|-----------------|
| 0                     | 0              | 0              | 0              | Page0 (display RAM) | 0 to 101        |
| 0                     | 0              | 0              | 1              | Page1 (display RAM) | 0 to 101        |
| 0                     | 0              | 1              | 0              | Page2 (display RAM) | 0 to 101        |
| 0                     | 0              | 1              | 1              | Page3 (display RAM) | 0 to 101        |
| 0                     | 1              | 0              | 0              | Page4 (display RAM) | 0 to 101        |
| 0                     | 1              | 0              | 1              | Page5 (display RAM) | 0 to 101        |
| 0                     | 1              | 1              | 0              | Page6 (display RAM) | 0 to 101        |
| 0                     | 1              | 1              | 1              | Page7 (display RAM) | 0 to 101        |
| 1                     | 0              | 0              | 0              | Page8 (display RAM) | 0 to 101        |
| 1                     | 0              | 0              | 1              | Page9 (display RAM) | 0 to 101        |

#### Set X address of RAM

The X address points to the columns. The range of X is 0...101.

| Α0 | WR(R/W) | D7 | D6    | D5    | D4    | D3             | D2    | D1    | D0    |
|----|---------|----|-------|-------|-------|----------------|-------|-------|-------|
| 0  | 0       | 1  | $X_6$ | $X_5$ | $X_4$ | X <sub>3</sub> | $X_2$ | $X_1$ | $X_0$ |

| X <sub>6</sub> | <b>X</b> <sub>5</sub> | $X_4$ | <b>X</b> <sub>3</sub> | X <sub>2</sub> | <b>X</b> <sub>1</sub> | X <sub>0</sub> | Column address |
|----------------|-----------------------|-------|-----------------------|----------------|-----------------------|----------------|----------------|
| 0              | 0                     | 0     | 0                     | 0              | 0                     | 0              | 0              |
| 0              | 0                     | 0     | 0                     | 0              | 0                     | 1              | 1              |
| 0              | 0                     | 0     | 0                     | 0              | 1                     | 0              | 2              |
| 0              | 0                     | 0     | 0                     | 0              | 1                     | 1              | 3              |
| :              | :                     | :     | :                     | :              | :                     | :              | •              |
| 1              | 1                     | 0     | 0                     | 0              | 1                     | 0              | 98             |
| 1              | 1                     | 0     | 0                     | 0              | 1                     | 1              | 99             |
| 1              | 1                     | 0     | 0                     | 1              | 0                     | 0              | 100            |
| 1              | 1                     | 0     | 0                     | 1              | 0                     | 1              | 101            |

# H="1"

### **System Bias**

Select LCD bias ratio of the voltage required for driving the LCD.

| A0 | WR(R/W) | D7 | D6 | D5 | D4 | D3 | D2              | D1              | D0              |
|----|---------|----|----|----|----|----|-----------------|-----------------|-----------------|
| 0  | 0       | 0  | 0  | 0  | 1  | 0  | BS <sub>2</sub> | BS <sub>1</sub> | BS <sub>0</sub> |

| BS <sub>2</sub> | BS <sub>1</sub> | BS <sub>0</sub> | Bias | Recommend Duty |
|-----------------|-----------------|-----------------|------|----------------|
| 0               | 0               | 0               | 11   | 1:100          |
| 0               | 0               | 1               | 10   | 1:81           |
| 0               | 1               | 0               | 9    | 1:65/1:68      |
| 0               | 1               | 1               | 8    | 1:49           |
| 1               | 0               | 0               | 7    | 1/40:1/36      |
| 1               | 0               | 1               | 6    | 1/24           |
| 1               | 1               | 0               | 5    | 1:18/1:16      |
| 1               | 1               | 1               | 4    | 1:10/1:9/1:8   |

### Set V0 (V<sub>OP</sub>) voltage:

The operation voltage V0 (V<sub>OP</sub>) can be set by software.

$$V_0 = (a + V_{OPX}b)$$
 (1)

### Typical values for parameter for the HV-Generator programming

| SYMBOL | VALUE | UNIT |
|--------|-------|------|
| а      | 6.75  | V    |
| b      | 0.03  | V    |



V<sub>OP</sub>[6:0](programmed) {00 hex... 7F hex}

Fig 13.  $V_{\text{OP}}$  programming of ST7545T

# 10. COMMAND DESCRIPTION

Referential Instruction Setup Flow: Initializing with the built-in Power Supply Circuits



Initializing with the Built-in Power Supply Circuits

# 11. LIMITING VALUES

In accordance with the Absolute Maximum Rating System; see notes 1 and 2.

| Parameter                           | Symbol               | Conditions                | Unit |
|-------------------------------------|----------------------|---------------------------|------|
| Power Supply Voltage                | VDD1                 | -0.5 ~ 5                  | V    |
| Power supply voltage                | VDD2                 | -0.5 ~ 5                  | V    |
| Power supply voltage (VDD standard) | V0, V <sub>OUT</sub> | -0.3~13.5                 | V    |
| Power supply voltage (VDD standard) | V1, V2, V3, V4       | 0.3 to V <sub>OUTIN</sub> | V    |
| Operating temperature               | TOPR                 | –30 to +85                | °C   |
| Storage temperature                 | TSTR                 | –65 to +150               | °C   |



#### Notes

- 1. Stresses above those listed under Limiting Values may cause permanent damage to the device.
- 2. Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to  $V_{SS}$  unless otherwise noted.
- 3. Insure that the voltage levels of V0, V1, V2, V3 and V4 are always such that:

$$V_{OUTIN} \, \geqq \, V0 \, \geqq \, V1 \, \geqq \, V2 \, \geqq \, V3 \, \geqq \, V4 \, \geqq \, Vss$$

# 12. HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see "Handling MOS devices").

# 13. DC CHARACTERISTICS

 $V_{DD1}$  = 1.7 V to 3.3V;  $V_{SS}$  = 0 V;  $T_{amb}$  = -30°C to +85°C; unless otherwise specified.

| Item                      | Symbol Condition |                      | Rating                         | Rating    |      |           | Applicable |         |
|---------------------------|------------------|----------------------|--------------------------------|-----------|------|-----------|------------|---------|
| item                      | Syllibol         | Condition            |                                | Min.      | Тур. | Max.      | Units      | Pin     |
| Operating Voltage (1)     | VDD1             |                      |                                | 1.7       | _    | 3.3       | V          | Vss     |
| Operating Voltage (2)     | VDD2             | (Relative t          | to VSS)                        | 2.4       | _    | 3.3       | V          | VSS     |
| High-level Input Voltage  | VIHC             |                      |                                | 0.7 x VDD |      | VDD       | V          |         |
| Low-level Input Voltage   | VILC             |                      |                                | VSS       | _    | 0.3 x VDD | V          |         |
| High-level Output Voltage | VOHC             |                      |                                | 0.7 x VDD |      | VDD       | V          |         |
| Low-level Output Voltage  | VOLC             |                      |                                | VSS       | _    | 0.3 x VDD | V          |         |
| Input leakage current     | ILI              |                      |                                | -1.0      | _    | 1.0       | $\mu$ A    |         |
| Output leakage current    | ILO              |                      |                                | -3.0      | _    | 3.0       | $\mu$ A    |         |
| Liquid Crystal Driver ON  | RON              | Ta =<br>25°C         | V <sub>OUTIN</sub><br>= 13.0 V | _         | 2.0  | 3.5       | ΚΩ         | SEGn    |
| Resistance                | RON              | (Relative<br>To VSS) | V <sub>OUTIN</sub><br>= 8.0 V  | _         | 3.2  | 5.4       |            | COMn *6 |
| Frame frequency           | FR               |                      |                                | 65.7      | 73   | 80.4      | Hz         |         |

|          | Item              | Symbol              | Symbol Condition - |      | Rating |      |       | Applicable Pin      |
|----------|-------------------|---------------------|--------------------|------|--------|------|-------|---------------------|
|          | цепт              | Symbol              | Condition          | Min. | Тур.   | Max. | Units | Applicable Fill     |
|          | Input Voltage     | VDD1                | (Relative To VSS)  | 1.7  | _      | 3.3  | V     |                     |
| Power    | Voltage Booster   | V                   | (Relative To VSS)  |      |        | 13.5 | V     | V                   |
|          | Output Voltage    | V <sub>OUTOUT</sub> | (Relative 10 VSS)  | _    | _      | 13.5 | V     | V <sub>оитоит</sub> |
| Internal | Voltage Regulator | V                   | (Polotivo To VSS)  |      |        | 13.5 | V     | V                   |
|          | Operating Voltage | V <sub>OUTIN</sub>  | (Relative To VSS)  | _    | _      | 13.5 | V     | V <sub>OUTIN</sub>  |

# ST7545T

Dynamic Consumption Current: During Display, with the Internal Power Supply OFF Current consumed by total ICs (bare die)

| Test pattern Symbol  Display Pattern SNOW  ISS | Condition |                  | Rating | Units | Notes |         |       |
|------------------------------------------------|-----------|------------------|--------|-------|-------|---------|-------|
| rest pattern                                   | Symbol    | Condition        | Min.   | Тур.  | Max.  | Ullits  | Notes |
| Diaplay Battern                                |           | VDD = 3.0 V,     |        |       |       |         |       |
|                                                | ISS       | Booster X4       | _      | 300   | _     | $\mu$ A |       |
| SNOW                                           |           | V0 – VSS = 9.0 V |        |       |       |         |       |
| Power Down                                     | ISS       | Ta = 25°C        | _      | 0.01  | 2     | $\mu$ A |       |

#### Notes to the DC characteristics

- 1. The maximum possible V<sub>OUT</sub> voltage that may be generated is dependent on voltage, temperature and (display) load.
- 2. Internal clock
- 3. Power-down mode. During power down all static currents are switched off.
- 4. If external  $V_{OUTIN}$ , the display load current is not transmitted to  $I_{DD}$ .
- 5.  $V_{\text{OUT}}$  external voltage applied to  $V_{\text{OUTIN}}$  pin;  $V_{\text{OUTIN}}$  disconnected from  $V_{\text{OUTOUT}}$  (no connect)

# 14. TIMING CHARACTERISTICS

System Bus Read/Write Characteristics 1 (For the 8080 Series MPU)



Figure 26.

(VDD = 3.3V , Ta = -30~85°C)

| léa-ma                       | Cinnal    | Cumah al | Condition   | Rat  | ing                     | Heite |
|------------------------------|-----------|----------|-------------|------|-------------------------|-------|
| Item                         | Signal    | Symbol   | Condition   | Min. | Max. — — — — — — — — 70 | Units |
| Address hold time            |           | tAH8     |             | 10   | _                       |       |
| Address setup time           | A0        | tAW8     |             | 100  | _                       |       |
| System cycle time            |           | tCYC8    |             | 400  | _                       |       |
| Enable L pulse width (WRITE) | WR        | tCCLW    |             | 80   | _                       |       |
| Enable H pulse width (WRITE) | VVK       | tCCHW    |             | 80   | _                       |       |
| Enable L pulse width (READ)  | RD        | tCCLR    |             | 140  | _                       | ns    |
| Enable H pulse width (READ)  | , KD      | tCCHR    |             | 80   |                         |       |
| WRITE Data setup time        |           | tDS8     |             | 80   | _                       |       |
| WRITE Address hold time      | D0 to D7  | tDH8     |             | 10   | _                       |       |
| READ access time             | לעטוטטן ד | tACC8    | CL = 100 pF | _    | 70                      |       |
| READ Output disable time     |           | tOH8     | CL = 100 pF | 5    | 50                      |       |

(VDD = 2.7V , Ta = -30~85°C)

| lto-m                        | Cianal   | Current al | Condition   | Rat  | ing                                      | Units |
|------------------------------|----------|------------|-------------|------|------------------------------------------|-------|
| Item                         | Signal   | Symbol     | Condition   | Min. | Max. — — — — — — — — — — — — — — — — 140 | Units |
| Address hold time            |          | tAH8       |             | 15   |                                          |       |
| Address setup time           | A0       | tAW8       |             | 150  | _                                        |       |
| System cycle time            | t        | tCYC8      |             | 600  | _                                        |       |
| Enable L pulse width (WRITE) | WR       | tCCLW      |             | 220  |                                          |       |
| Enable H pulse width (WRITE) | VVK      | tCCHW      |             | 180  | _                                        |       |
| Enable L pulse width (READ)  | RD       | tCCLR      |             | 220  |                                          | ns    |
| Enable H pulse width (READ)  | , KD     | tCCHR      |             | 180  | _                                        |       |
| WRITE Data setup time        |          | tDS8       |             | 120  | _                                        |       |
| WRITE Address hold time      | D0 to D7 | tDH8       |             | 15   | _                                        |       |
| READ access time             | לם טו טע | tACC8      | CL = 100 pF | _    | 140                                      |       |
| READ Output disable time     |          | tOH8       | CL = 100 pF | 10   | 100                                      |       |

 $(VDD = 1.8V, Ta = -30~85^{\circ}C)$ 

| Item                         | Signal   | Symbol | Condition   | Rat  | - Units                      |       |
|------------------------------|----------|--------|-------------|------|------------------------------|-------|
| item                         | Signal   | Symbol | Condition   | Min. | Max. — — — — — — — — 240 200 | Units |
| Address hold time            |          | tAH8   |             | 30   | _                            |       |
| Address setup time           | A0       | tAW8   |             | 200  | _                            |       |
| System cycle time            |          | tCYC8  |             | 1000 | _                            |       |
| Enable L pulse width (WRITE) | WR       | tCCLW  |             | 360  | _                            |       |
| Enable H pulse width (WRITE) | VVK      | tCCHW  |             | 280  | _                            |       |
| Enable L pulse width (READ)  | RD       | tCCLR  |             | 360  | _                            | ns    |
| Enable H pulse width (READ)  | , KD     | tCCHR  |             | 280  |                              |       |
| WRITE Data setup time        |          | tDS8   |             | 200  | _                            |       |
| WRITE Address hold time      | D0 to D7 | tDH8   |             | 30   | _                            |       |
| READ access time             | D0 to D7 | tACC8  | CL = 100 pF | _    | 240                          |       |
| READ Output disable time     |          | tOH8   | CL = 100 pF | 10   | 200                          |       |

<sup>\*1</sup> The input signal rise time and fall time (tr, tf) is specified at 15 ns or less. When the system cycle time is extremely fast, (tr +tf) ≤ (tCYC8 - tCCLW - tCCHW) for (tr + tf) ≤ (tCYC8 - tCCLR - tCCHR) are specified.

<sup>\*2</sup> All timing is specified using 20% and 80% of VDD as the reference.

<sup>\*3</sup> tCCLW and tCCLR are specified as the overlap between CSB being "L" and WR and RD being at the "L" level.

# System Bus Read/Write Characteristics 1 (For the 6800 Series MPU)



Figure 27.

 $(VDD = 3.3V, Ta = -30~85^{\circ}C)$ 

| Item                         | 0:         | 0h - l | 0           | Rat  | Unito |       |
|------------------------------|------------|--------|-------------|------|-------|-------|
| item                         | Signal     | Symbol | Condition   | Min. | Max.  | Units |
| Address hold time            |            | tAH6   |             | 10   | _     |       |
| Address setup time           | A0         | tAW6   |             | 0    | _     |       |
| System cycle time            |            | tCYC6  |             | 240  | _     |       |
| Enable L pulse width (WRITE) | WR         | tEWLW  |             | 80   | _     |       |
| Enable H pulse width (WRITE) | T WK       | tEWHW  |             | 80   | _     |       |
| Enable L pulse width (READ)  | - RD       | tEWLR  |             | 80   | _     | ns    |
| Enable H pulse width (READ)  |            | tEWHR  |             | 140  |       |       |
| WRITE Data setup time        |            | tDS6   |             | 80   | _     |       |
| WRITE Address hold time      | D0 to D7   | tDH6   |             | 10   | _     |       |
| READ access time             | 7 00 10 07 | tACC6  | CL = 100 pF | _    | 70    |       |
| READ Output disable time     |            | tOH6   | CL = 100 pF | 5    | 50    |       |

 $(VDD = 2.7V , Ta = -30~85 ^{\circ}C)$ 

| 140.00                       | Cianal   | Current al | Condition   | Rat  | ing  | IImita |
|------------------------------|----------|------------|-------------|------|------|--------|
| Item                         | Signal   | Symbol     | Condition   | Min. | Max. | Units  |
| Address hold time            |          | tAH6       |             | 15   | _    |        |
| Address setup time           | A0       | tAW6       |             | 0    | _    |        |
| System cycle time            |          | tCYC6      |             | 400  | _    |        |
| Enable L pulse width (WRITE) | WR       | tEWLW      |             | 220  | _    |        |
| Enable H pulse width (WRITE) | VVK      | tEWHW      |             | 180  | _    |        |
| Enable L pulse width (READ)  | RD       | tEWLR      |             | 220  | _    | ns     |
| Enable H pulse width (READ)  | , KD     | tEWHR      |             | 180  | _    |        |
| WRITE Data setup time        |          | tDS6       |             | 120  | _    |        |
| WRITE Address hold time      | D0 to D7 | tDH6       |             | 15   | _    |        |
| READ access time             | לעטוטען, | tACC6      | CL = 100 pF | _    | 140  |        |
| READ Output disable time     |          | tOH6       | CL = 100 pF | 10   | 100  |        |

 $(VDD = 1.8V, Ta = -30~85^{\circ}C)$ 

| lto se                       | Cianal   | Currelland | Condition   | Rating |      | l linite |
|------------------------------|----------|------------|-------------|--------|------|----------|
| Item                         | Signal   | Symbol     | Condition   | Min.   | Max. | Units    |
| Address hold time            |          | tAH6       |             | 30     |      |          |
| Address setup time           | A0       | tAW6       |             | 0      |      |          |
| System cycle time            |          | tCYC6      |             | 640    |      |          |
| Enable L pulse width (WRITE) | WR       | tEWLW      |             | 360    |      |          |
| Enable H pulse width (WRITE) | VVK      | tEWHW      |             | 280    | _    |          |
| Enable L pulse width (READ)  | RD       | tEWLR      |             | 360    |      | ns       |
| Enable H pulse width (READ)  | IKU      | tEWHR      |             | 280    |      |          |
| WRITE Data setup time        |          | tDS6       |             | 200    |      |          |
| WRITE Address hold time      | D0 to D7 | tDH6       |             | 30     | _    |          |
| READ access time             | D0 to D7 | tACC6      | CL = 100 pF | _      | 240  | ]        |
| READ Output disable time     |          | tOH6       | CL = 100 pF | 10     | 200  |          |

<sup>\*1</sup> The input signal rise time and fall time (tr, tf) is specified at 15 ns or less. When the system cycle time is extremely fast, (tr +tf) ≤ (tCYC6 – tEWLW – tEWHW) for (tr + tf) ≤ (tCYC6 – tEWLR – tEWHR) are specified.

 $<sup>^{\</sup>star}2$  All timing is specified using 20% and 80% of VDD as the reference.

<sup>\*3</sup> tEWLW and tEWLR are specified as the overlap between CSB being "L" and E.

### **SERIAL INTERFACE(4-Line Interface)**



Fig 28.

(VDD = 3.3V , Ta = -30~85 °C)

| Itom                | Cianal | Cumbal     | Condition | Rating |      | Units |
|---------------------|--------|------------|-----------|--------|------|-------|
| Item                | Signal | Symbol Con | Condition | Min.   | Max. | Units |
| Serial Clock Period |        | tSCYC      |           | 150    | _    |       |
| SCL "H" pulse width | SCL    | tSHW       |           | 75     | _    |       |
| SCL "L" pulse width |        | tSLW       |           | 75     | _    |       |
| Address setup time  | A0     | tSAS       |           | 20     | _    |       |
| Address hold time   | AU     | tSAH       |           | 100    | _    | ns    |
| Data setup time     | SI     | tSDS       |           | 20     | _    |       |
| Data hold time      | 31     | tSDH       |           | 10     | _    |       |
| CS-SCL time         | CSB    | tCSS       |           | 20     | _    |       |
| CS-SCL time         |        | tCSH       |           | 140    | _    |       |

(VDD = 2.7V , Ta = -30 $\sim$ 85 $^{\circ}$ C)

| léann               | Signal | Cumbal           | Condition | Rating |      | Units |
|---------------------|--------|------------------|-----------|--------|------|-------|
| Item                | Signal | Symbol Condition |           | Min.   | Max. |       |
| Serial Clock Period |        | tSCYC            |           | 300    | _    |       |
| SCL "H" pulse width | SCL    | tSHW             |           | 150    | _    |       |
| SCL "L" pulse width |        | tSLW             |           | 150    | _    |       |
| Address setup time  | A0     | tSAS             |           | 30     | _    |       |
| Address hold time   | AU     | tSAH             |           | 150    | _    | ns    |
| Data setup time     | SI     | tSDS             |           | 30     | _    |       |
| Data hold time      | 31     | tSDH             |           | 20     | _    |       |
| CS-SCL time         | CSB    | tCSS             |           | 30     | _    |       |
| CS-SCL time         | COB    | tCSH             |           | 200    | _    |       |

(VDD = 1.8V , Ta = -30~85°C)

| ltom                | Signal | Cumbal | Condition | Rating |      | Units |
|---------------------|--------|--------|-----------|--------|------|-------|
| Item                | Signal | Symbol | Condition | Min.   | Max. | Units |
| Serial Clock Period |        | tSCYC  |           | 500    | _    |       |
| SCL "H" pulse width | SCL    | tSHW   |           | 250    | _    |       |
| SCL "L" pulse width |        | tSLW   |           | 250    | _    |       |
| Address setup time  | 40     | tSAS   |           | 60     | _    |       |
| Address hold time   | A0     | tSAH   |           | 250    | _    | ns    |
| Data setup time     | CI     | tSDS   |           | 60     | _    |       |
| Data hold time      | —— SI  | tSDH   |           | 50     | _    |       |
| CS-SCL time         | CSB    | tCSS   |           | 40     | _    | 1     |
| CS-SCL time         | CSB    | tCSH   |           | 350    | _    |       |

<sup>\*1</sup> The input signal rise and fall time (tr, tf) are specified at 15 ns or less.

 $<sup>^{\</sup>ast}2$  All timing is specified using 20% and 80% of VDD as the standard.

### SERIAL INTERFACE(3-Line Interface)



Fig 28.

(VDD = 3.3V , Ta = -30~85 °C)

| Item                | Signal | Cumb al | Condition | Rating |      | Units |
|---------------------|--------|---------|-----------|--------|------|-------|
| item                | Signai | Symbol  | Condition | Min.   | Max. | Onits |
| Serial Clock Period |        | tSCYC   |           | 150    | _    |       |
| SCL "H" pulse width |        | tSHW    |           | 75     | _    |       |
| SCL "L" pulse width |        | tSLW    |           | 75     | _    |       |
| Data setup time     | SI     | tSDS    |           | 20     | _    | ns    |
| Data hold time      | 51     | tSDH    |           | 10     | _    |       |
| CS-SCL time         | CSB    | tCSS    |           | 20     | _    |       |
| CS-SCL time         | CSB    | tCSH    |           | 140    | _    |       |

(VDD = 2.7V , Ta = -30~85 °C)

| Item                | Signal | Cumbal | Condition | Rating |      | Units  |
|---------------------|--------|--------|-----------|--------|------|--------|
| item                | Signal | Symbol | Condition | Min.   | Max. | Ullits |
| Serial Clock Period |        | tSCYC  |           | 300    | _    |        |
| SCL "H" pulse width |        | tSHW   |           | 150    | _    |        |
| SCL "L" pulse width |        | tSLW   |           | 150    | _    |        |
| Data setup time     | SI     | tSDS   |           | 30     | _    | ns     |
| Data hold time      | 51     | tSDH   |           | 20     | _    |        |
| CS-SCL time         |        | tCSS   |           | 30     | _    |        |
| CS-SCL time         | CSB    | tCSH   |           | 200    | _    |        |

| Item                | Signal | Symphol | Condition | Rating |      | Units  |
|---------------------|--------|---------|-----------|--------|------|--------|
| item                | Signal | Symbol  | Condition | Min.   | Max. | Ullits |
| Serial Clock Period |        | tSCYC   |           | 500    | _    |        |
| SCL "H" pulse width |        | tSHW    |           | 250    | _    |        |
| SCL "L" pulse width |        | tSLW    |           | 250    | _    |        |
| Data setup time     | SI     | tSDS    |           | 60     | _    | ns     |
| Data hold time      | Si     | tSDH    |           | 50     | _    |        |
| CS-SCL time         | CSB    | tCSS    |           | 40     | _    |        |
| CS-SCL time         | CSB    | tCSH    |           | 350    | _    |        |

<sup>\*1</sup> The input signal rise and fall time (tr, tf) are specified at 15 ns or less.

### SERIAL INTERFACE(I<sup>2</sup>C Interface)



 $(VDD = 3.3V, Ta = -30~85^{\circ}C)$ 

| la                                               | Ciam al | Comple of | Condition | Ra       | ting | Units |
|--------------------------------------------------|---------|-----------|-----------|----------|------|-------|
| Item                                             | Signal  | Symbol    | Condition | Min.     | Max. | Units |
| SCL clock frequency                              | SCL     | FSCLK     |           | -        | 400  | kHZ   |
| SCL clock low period                             | SCL     | TLOW      |           | 1.3      | -    | us    |
| SCL clock high period                            | SCL     | THIGH     |           | 0.6      | -    | us    |
| Data set-up time                                 | SI      | TSU;Data  |           | 100      | -    | ns    |
| Data hold time                                   | SI      | THD;Data  |           | 0        | 0.9  | us    |
| SCL,SDA rise time                                | SCL     | TR        |           | 20+0.1Cb | 300  | ns    |
| SCL,SDA fall time                                | SCL     | TF        |           | 20+0.1Cb | 300  | ns    |
| Capacitive load represented by each bus line     |         | Cb        |           | -        | 400  | pF    |
| Setup time for a repeated START condition        | SI      | TSU;SUA   |           | 0.6      | -    | us    |
| Start condition hold time                        | SI      | THD;STA   |           | 0.6      | -    | us    |
| Setup time for STOP condition                    |         | TSU;STO   |           | 0.6      | -    | us    |
| Tolerable spike width on bus                     |         | TSW       |           | -        | 50   | ns    |
| BUS free time between a STOP and START condition | SCL     | TBUF      |           | 1.3      |      | us    |

 $<sup>^{\</sup>ast}2$  All timing is specified using 20% and 80% of VDD as the standard.

## 15. RESET TIMING



Fig 29.

(VDD = 3.3V , Ta = -30~85°C)

| ltem                  | Signal Symbol |        | Condition |      | Rating | Units |        |
|-----------------------|---------------|--------|-----------|------|--------|-------|--------|
|                       | Signal        | Symbol | Condition | Min. | Тур.   | Max.  | Ullits |
| Reset time            |               | tR     |           | _    | _      | 1     | us     |
| Reset "L" pulse width | RESB          | tRW    |           | 1    | _      | _     | us     |

(VDD = 2.7V, Ta =  $-30\sim85$ °C)

| Item                  | Signal | Symbol | Condition | Min. Typ. |      | Units |        |
|-----------------------|--------|--------|-----------|-----------|------|-------|--------|
| item                  | Signal | Symbol | Condition | Min.      | Тур. | Max.  | UIIIIS |
| Reset time            |        | tR     |           | _         | _    | 2.0   | us     |
| Reset "L" pulse width | RESB   | tRW    |           | 2.0       | _    | _     | us     |

(VDD = 1.8V , Ta = -30~85 °C)

| Item                  | Signal | Symbol | Condition | Rating |      |      | Units |
|-----------------------|--------|--------|-----------|--------|------|------|-------|
| nem                   |        |        |           | Min.   | Тур. | Max. | Units |
| Reset time            |        | tR     |           | _      | _    | 3.0  | us    |
| Reset "L" pulse width | RESB   | tRW    |           | 3.0    | _    | _    | us    |

## **APPICATION NOTE**

OSC: Vdd ST7545T (TMY=0) T6: Vss Resolution: 66(65COM+ICON)\*102(SEG) T7: Vdd Interface: 6800 series T8: Vdd T9: Vdd Internal analog circuit Internal OSC PS0: Vss PS1: Vdd Booster: X5 Bias ratio default: 1/9 PS2: Vdd (bias ratio can be changed by instruction) CP: Vdd C=1.0 uF BR: Vdd





| ST7545T (MY=0)                             | OSC : Vdd<br>T6 : Vss |
|--------------------------------------------|-----------------------|
| Resolution: 66(65COM+ICON)*102(SEG)        | T7: Vdd               |
| Interface: 4-Line                          | T8: Vdd               |
| Internal analog circuit                    | T9: Vdd               |
| Internal OSC                               | PS0: Vss              |
| Booster: X5                                | PS1: Vss              |
| Bias ratio default: 1/9                    | PS2: Vss              |
| (bias ratio can be changed by instruction) | CP: Vdd               |
| C=1.0 uF                                   | BR: Vdd               |



| ST7545T (MY=0) Resolution: 66(65COM+ICON)*102(SEG) Interface: 3-Line Internal analog circuit Internal OSC Booster: X5 Bias ratio default: 1/9 (bias ratio can be changed by instruction) | OSC: Vdd T6: Vss T7: Vdd T8: Vdd T9: Vdd PS0: Vss PS1: Vss PS2: Vdd CP: Vdd |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| (bias ratio can be changed by instruction) C=1.0 uF                                                                                                                                      | CP : Vdd<br>BR : Vdd                                                        |
|                                                                                                                                                                                          |                                                                             |



## ST7545T(MY=0)

Resolution: 66(65COM+ICON)\*102(SEG) OSC: Vdd Interface: I2C T6: Vss Internal analog circuit T7: Vdd T8: Vdd Internal OSC Booster: X5 T9: Vdd PS0: Vdd Bias ratio default: 1/9 (bias ratio can be changed by instruction) PS1: Vdd SA[1:0]:(0,0) PS2: Vdd (SA[1:0] are slave address of I2C) CP: Vdd C=1.0 uF; R=10K ohm BR: Vdd



# History

| Version | History                                                | Notes      |
|---------|--------------------------------------------------------|------------|
| V0.x    | Preliminary                                            |            |
| V1.1    | Complete release                                       | 2005/10/19 |
|         | 2. Revise I2C pin description                          |            |
|         | 3. Modify description.                                 |            |
| V1.2    | 1. Modify pixel order on Page 23.                      | 2005/10/26 |
| V1.3    | Modify Feature Description.                            | 2005/11/18 |
| V1.4    | 2. Update Frame Rate Range.                            | 2006/01/12 |
| V1.5    | 1. Change Dice Thickness and Part Number (ST7545T-G2). | 2006/01/20 |